首頁>SN74ABTH32316>規(guī)格書詳情
SN74ABTH32316數(shù)據手冊集成電路(IC)的通用總線功能規(guī)格書PDF
SN74ABTH32316規(guī)格書詳情
描述 Description
The 'ABTH32316 consist of three 16-bit registered input/output (I/O) ports. These registers combine D-type latches and flip-flops to allow data flow in transparent, latch, and clock modes. Data from one input port can be exchanged to one or more of the other ports. Because of the universal storage element, multiple combinations of real-time and stored data can be exchanged among the three ports. Data flow in each direction is controlled by the output-enable (OEA\\, OEB\\, and OEC\\), select-control (SELA, SELB, and SELC), latch-enable (LEA, LEB, and LEC), and clock (CLKA, CLKB, and CLKC) inputs. The A data register operates in the transparent mode when LEA is high. When LEA is low, data is latched if CLKA is held at a high or low logic level. If LEA and clock-enable A (CLKENA\\) are low, data is stored on the low-to-high transition of CLKA. Output data selection is accomplished by the select-control pins. All three ports have active-low output enables, so when the output-enable input is low, the outputs are active; when the output-enable input is high, the outputs are in the high-impedance state. When VCC is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, OE\\ should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN54ABTH32316 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABTH32316 is characterized for operation from -40°C to 85°C.
特性 Features
? Members of the Texas InstrumentsWidebus+TM Family
? State-of-the-ArtEPIC-II BTM BiCMOS Design Significantly Reduces Power Dissipation
? UBETM (Universal Bus Exchanger) Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, Clocked, or Clock-Enabled Mode
? ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015
? Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17
? Typical VOLP (Output Ground Bounce) CC = 5 V, TA = 25°C
? High-Impedance State During Power Up and Power Down
? Distributed VCC and GND Pin Configuration Minimizes High-Speed Switching Noise
? High-Drive Outputs (-32-mA IOH, 64-mA IOL)
? Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
? Package Options Include 80-Pin Plastic Thin Quad Flat (PN) Package With 12 × 12-mm Body Using 0.5-mm Lead Pitch and 84-Pin Ceramic Quad Flat (HT) Package Widebus+, EPIC-IIB, and UBE are trademarks of Texas Instruments Incorporated.
技術參數(shù)
- 制造商編號
:SN74ABTH32316
- 生產廠家
:TI
- VCC(Min)(V)
:4.5
- VCC(Max)(V)
:5.5
- Channels(#)
:16
- IOL(Max)(mA)
:64
- IOH(Max)(mA)
:-32
- ICC(uA)
:40
- Input type
:TTL-Compatible CMOS
- Output type
:3-State
- Features
:Very high speed (tpd 5-10ns)Partial power down (Ioff)Power up 3-stateBus-hold
- Data rate(Max)(Mbps)
:300
- Rating
:Catalog
- Operating temperature range(C)
:-40 to 85
- Package Group
:LQFP | 80
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
23+ |
QFP |
8560 |
受權代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
TI |
24+/25+ |
77 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
TI |
20+ |
TQFP80 |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 | ||
TI/德州儀器 |
2020+ |
QFP |
420 |
原裝現(xiàn)貨,優(yōu)勢渠道訂貨假一賠十 |
詢價 | ||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價 | ||
TI |
2025+ |
LQFP-80 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI |
24+ |
LQFP80 |
19600 |
常備大量現(xiàn)貨,原裝正品 |
詢價 | ||
TI(德州儀器) |
24+ |
LQFP80(12x12) |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!! |
詢價 | ||
TI/德州儀器 |
24+ |
NA/ |
3263 |
原廠直銷,現(xiàn)貨供應,賬期支持! |
詢價 | ||
TI |
2020+ |
QFP |
200 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 |