首頁(yè)>SN74ABT16501DGGR.B>規(guī)格書(shū)詳情
SN74ABT16501DGGR.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
SN74ABT16501DGGR.B |
功能描述 | 18-BIT UNIVERSAL BUS TRANSCEIVERS WITH 3-STATE OUTPUTS |
絲印標(biāo)識(shí) | |
封裝外殼 | TSSOP |
文件大小 |
628.76 Kbytes |
頁(yè)面數(shù)量 |
18 頁(yè) |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-13 19:22:00 |
人工找貨 | SN74ABT16501DGGR.B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多SN74ABT16501DGGR.B規(guī)格書(shū)詳情
Members of the Texas Instruments
WidebusE Family
State-of-the-Art EPIC-IIBE BiCMOS Design
Significantly Reduces Power Dissipation
UBT E (Universal Bus Transceiver)
Combines D-Type Latches and D-Type
Flip-Flops for Operation in Transparent,
Latched, or Clocked Mode
ESD Protection Exceeds 2000 V Per
MIL-STD-883, Method 3015; Exceeds 200 V
Using Machine Model (C = 200 pF, R = 0)
Latch-Up Performance Exceeds 500 mA Per
JEDEC Standard JESD-17
Typical VOLP (Output Ground Bounce)
< 0.8 V at VCC = 5 V, TA = 25°C
Flow-Through Architecture Optimizes PCB
Layout
Package Options Include Plastic 300-mil
Shrink Small-Outline (DL) and Thin Shrink
Small-Outline (DGG) Packages and 380-mil
Fine-Pitch Ceramic Flat (WD) Package
Using 25-mil Center-to-Center Spacings
description
These 18-bit universal bus transceivers consist of
storage elements that can operate either as
D-type latches or D-type flip-flops to allow data
flow in transparent or clocked modes.
Data flow in each direction is controlled by
output-enable (OEAB and OEBA), latch-enable
(LEAB and LEBA), and clock (CLKAB and
CLKBA) inputs. For A-to-B data flow, the device
operates in the transparent mode when LEAB is
high. When LEAB is low, the A data is latched if
CLKAB is held at a high or low logic level. If LEAB
is low, the A data is stored in the latch/flip-flop on
the low-to-high transition of CLKAB. When OEAB
is high, the outputs are active. When OEAB is low,
the outputs are in the high-impedance state.
Data flow for B to A is similar to that of A to B but uses OEBA, LEBA, and CLKBA. The output enables are
complementary (OEAB is active high and OEBA is active low).
To ensure the high-impedance state during power up or power down, OE should be tied to GND through a
pulldown resistor and OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is
determined by the current-sourcing/current-sinking capability of the driver.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI |
24+/25+ |
93 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢價(jià) | |||
TI |
24+ |
SSOP |
20000 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅??! |
詢價(jià) | ||
TEXAS |
24+ |
SOP |
6868 |
原裝現(xiàn)貨,可開(kāi)13%稅票 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
SSOP |
20000 |
原裝現(xiàn)貨,實(shí)單支持 |
詢價(jià) | ||
TI |
01+ |
SSOP/56 |
950 |
原裝現(xiàn)貨海量庫(kù)存歡迎咨詢 |
詢價(jià) | ||
TI |
2025+ |
SSOP-56 |
16000 |
原裝優(yōu)勢(shì)絕對(duì)有貨 |
詢價(jià) | ||
TI |
新 |
130 |
全新原裝 貨期兩周 |
詢價(jià) | |||
TI/德州儀器 |
24+ |
SSOP |
22055 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
TI |
23+ |
SSOP56 |
3200 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
TI |
23+ |
NA |
20000 |
詢價(jià) |