最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>SN65LVDS94DGGR.B>規(guī)格書詳情

SN65LVDS94DGGR.B中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

SN65LVDS94DGGR.B
廠商型號(hào)

SN65LVDS94DGGR.B

功能描述

LVDS SERDES RECEIVER

絲印標(biāo)識(shí)

SN65LVDS94

封裝外殼

TSSOP

文件大小

583.66 Kbytes

頁(yè)面數(shù)量

20 頁(yè)

生產(chǎn)廠商

TI2

中文名稱

德州儀器

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-10 14:01:00

人工找貨

SN65LVDS94DGGR.B價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN65LVDS94DGGR.B規(guī)格書詳情

FEATURES

· 4:28 Data Channel Expansion at up to 1.904

Gigabits per Second Throughput

· Suited for Point-to-Point Subsystem

Communication With Very Low EMI

· 4 Data Channels and Clock Low-Voltage

Differential Channels in and 28 Data and

Clock Out Low-Voltage TTL Channels Out

· Operates From a Single 3.3-V Supply and

250 mW (Typ)

· 5-V Tolerant SHTDN Input

· Rising Clock Edge Triggered Outputs

· Bus Pins Tolerate 4-kV HBM ESD

· Packaged in Thin Shrink Small-Outline

Package With 20 Mil Terminal Pitch

· Consumes <1 mW When Disabled

· Wide Phase-Lock Input Frequency Range

20 MHz to 68 MHz

· No External Components Required for PLL

· Meets or Exceeds the Requirements of ANSI

EIA/TIA-644 Standard

· Industrial Temperature Qualified

TA = -40°C to 85°C

· Replacement for the DS90CR286

DESCRIPTION

The SN65LVDS94 LVDS serdes (serializer/deserializer) receiver contains four serial-in 7-bit parallel-out shift

registers, a 7× clock synthesizer, and five low-voltage differential signaling (LVDS) line receivers in a single

integrated circuit. These functions allow receipt of synchronous data from a compatible transmitter, such as the

SN65LVDS93 and SN65LVDS95, over five balanced-pair conductors and expansion to 28 bits of single-ended

LVTTL synchronous data at a lower transfer rate.

When receiving, the high-speed LVDS data is received and loaded into registers at the rate seven times the

LVDS input clock (CLKIN). The data is then unloaded to a 28-bit wide LVTTL parallel bus at the CLKIN rate. A

phase-locked loop clock synthesizer circuit generates a 7× clock for internal clocking and an output clock for the

expanded data. The SN65LVDS94 presents valid data on the rising edge of the output clock (CLKOUT).

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI/TEXAS
23+
原廠封裝
8931
詢價(jià)
24+
TSSOP-48
43
詢價(jià)
TI/德州儀器
24+
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
詢價(jià)
TI
23+
TSSOP48
20
原裝環(huán)保房間現(xiàn)貨假一賠十
詢價(jià)
TI
21+
TSSOP48
12588
原裝正品,自己庫(kù)存
詢價(jià)
TI/德州儀器
23+
TSSOP48
11200
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO
詢價(jià)
TI
2025+
TSSOP-56
16000
原裝優(yōu)勢(shì)絕對(duì)有貨
詢價(jià)
TI(德州儀器)
2447
TSSOP-48
315000
40個(gè)/管一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期
詢價(jià)
TI/德州儀器
22+
TSSOP56
15330
原裝正品
詢價(jià)
TI
22+
56TSSOP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)