最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè) >SN65LVDS152>規(guī)格書(shū)列表

零件型號(hào)下載 訂購(gòu)功能描述制造商 上傳企業(yè)LOGO

SN65LVDS152

MuxIt? RECEIVER-DESERIALIZER

1FEATURES 2?AMemberoftheMuxIt?Serializer- DeserializerBuilding-BlockChipFamily ?SupportsDeserializationofOneSerialLink DataChannelInputatRatesupto200Mbps ?PLLLock/ValidInputProvidedtoEnable ParallelDataandClockOutputs ?CascadableWithAdditionalSN65LVDS152

TI2Texas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152

MuxIt ? 接收器-解串器; ? A Member of the MuxIt Serializer-Deserializer Building-Block Chip Family\n? Supports Deserialization of One Serial Link Data Channel Input at Rates up to 200?Mbps\n? PLL Lock/Valid Input Provided to Enable Parallel Data and Clock Outputs\n? Cascadable With Additional SN65LVDS152 MuxIt Receiver-Deserializers for Wider Parallel Output Data Channel Widths\n? LVDS Compatible Differential Inputs and Outputs Meet or Exceed the Requirements of ANSI TIA/EIA-644-A\n? LVDS Input and Output ESD Protection Exceeds 12 kV HBM\n? LVTTL Compatible Inputs for Lock/Valid and Enables Are 5-V Tolerant\n? Operates With 3.3-V Supply\n? Packaged in 32-Pin DA Thin Shrink Small-Outline Package With 26-Mil Terminal Pitch;

MuxIt is a family of general-purpose, multiple-chip building blocks for implementing parallel data serializers and deserializers. The system allows for wide parallel data to be transmitted through a reduced number of transmission lines over distances greater than can be achieved with a single-ended (e.g., LVTTL or LVCMOS) data interface. The number of bits multiplexed per transmission line is user selectable, allowing for higher transmission efficiencies than with other existing fixed ratio solutions. MuxIt utilizes the LVDS (TIA/EIA-644-A) low voltage differential signaling technology for communications between the data source and data destination.The MuxIt family initially includes three devices supporting simplex communications: the SN65LVDS150 phase locked loop frequency multiplier, the SN65LVDS151 serializer-transmitter, and the SN65LVDS152 receiver-deserializer.The SN65LVDS152 consists of three LVDS differential transmission line receivers, an LVDS differential transmission line driver, a 10-bit serial-in/parallel-out shift register, plus associated input and output buffers. It receives serialized data over an LVDS transmission line link, deserializes (demultiplexes) it, and delivers it on parallel data outputs, DO–0 through DO–9. Data received over the link is clocked at a factor of M times the original parallel data frequency. The multiplexing ratio M, or number of bits per data clock cycle, is programmed with configuration pins (M1 → M5) on the companion SN65LVDS150 MuxIt programmable PLL frequency multiplier. Up to 10 bits of data may be deserialized and output by each SN65LVDS152. Two or more SN65LVDS152 units may be connected in series (cascaded) to accommodate wider parallel data paths for higher serialization values. The range of multiplexing ratio M supported by the SN65LVDS150 MuxIt programmable PLL frequency multiplier is between 4 and 40. shows some of the combinations of LCI and MCI supported by the SN65LVDS150 MuxIt programmable PLL frequency multiplier.Data is serially shifted into the SN65LVDS152 shift register on the falling edges of the M-clock input (MCI). The data is latched out in parallel from the SN65LVDS152 shift register on the second rising edge after the first falling edge of the M-clock following a rising edge of the link clock input (LCI). The SN65LVDS152 includes LVDS differential line receivers for both the serialized link data stream (DI) and link clock (LCI). High-speed signals from the SN65LVDS150 MuxIt programmable frequency multiplier (MCI), plus the input and output for cascaded data (DI, CO) are carried over differential connections to minimize skew and jitter.The enable input (EN) along with internal power-on reset (POR) controls the outputs. When Vcc is below 1.5 volts, or when EN is low, outputs are disabled. When VCC is above 3 V and EN is high, outputs are enabled and operating to specifications.Parallel data bits are output from DO-n outputs in an order dependent on the value of the multiplexing ratio (frequency multiplier value) M. For values of M from 4 through 10, the cascade output (CO±) is not used, and only the top M parallel outputs (DO–9 through DO–[10-M]) are used. The data bit output on DO-9 corresponds to the data bit input on DI–[M–1] of the SN65LVDS151 serializer. Likewise, the data bit output on DO-[10-M] will correspond to the data bit input on DI–0 of the SN65LVDS151 serializer.For values of M greater than 10, the cascade output (CO±) is used to connect multiple SN65LVDS152 deserializers. In this case the higher-order unit(s) output 10 bits each of the highest numbered bits that are input into the SN65LVDS151 serializer(s). The lowest numbered input bits are output on the lowest-order SN65LVDS152 deserializer in descending order from output DO–9. The number of bits is equal to M mod(10). reflects this information, where X = M mod(10) Additional information on output bit ordering in cascaded applications can be found in the MuxIt Application Report.

TITexas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152

MuxIt RECEIVER-DESERIALIZER

TITexas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152DA

絲?。?a target="_blank" title="Marking" href="/65lvds152/marking.html">65LVDS152;Package:TSSOP;MuxIt? RECEIVER-DESERIALIZER

1FEATURES 2?AMemberoftheMuxIt?Serializer- DeserializerBuilding-BlockChipFamily ?SupportsDeserializationofOneSerialLink DataChannelInputatRatesupto200Mbps ?PLLLock/ValidInputProvidedtoEnable ParallelDataandClockOutputs ?CascadableWithAdditionalSN65LVDS152

TI2Texas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152DA.B

絲?。?a target="_blank" title="Marking" href="/65lvds152/marking.html">65LVDS152;Package:TSSOP;MuxIt? RECEIVER-DESERIALIZER

1FEATURES 2?AMemberoftheMuxIt?Serializer- DeserializerBuilding-BlockChipFamily ?SupportsDeserializationofOneSerialLink DataChannelInputatRatesupto200Mbps ?PLLLock/ValidInputProvidedtoEnable ParallelDataandClockOutputs ?CascadableWithAdditionalSN65LVDS152

TI2Texas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152DAR

絲?。?a target="_blank" title="Marking" href="/65lvds152/marking.html">65LVDS152;Package:TSSOP;MuxIt? RECEIVER-DESERIALIZER

1FEATURES 2?AMemberoftheMuxIt?Serializer- DeserializerBuilding-BlockChipFamily ?SupportsDeserializationofOneSerialLink DataChannelInputatRatesupto200Mbps ?PLLLock/ValidInputProvidedtoEnable ParallelDataandClockOutputs ?CascadableWithAdditionalSN65LVDS152

TI2Texas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152DAR.B

絲?。?a target="_blank" title="Marking" href="/65lvds152/marking.html">65LVDS152;Package:TSSOP;MuxIt? RECEIVER-DESERIALIZER

1FEATURES 2?AMemberoftheMuxIt?Serializer- DeserializerBuilding-BlockChipFamily ?SupportsDeserializationofOneSerialLink DataChannelInputatRatesupto200Mbps ?PLLLock/ValidInputProvidedtoEnable ParallelDataandClockOutputs ?CascadableWithAdditionalSN65LVDS152

TI2Texas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152DA

MuxIt RECEIVER-DESERIALIZER

TITexas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152DAR

MuxIt RECEIVER-DESERIALIZER

TITexas Instruments

德州儀器美國(guó)德州儀器公司

SN65LVDS152DARG4

MuxIt RECEIVER-DESERIALIZER

TITexas Instruments

德州儀器美國(guó)德州儀器公司

技術(shù)參數(shù)

  • Protocols:

    MuxIt

  • Supply voltage (V):

    3.3

  • Signaling rate (MBps):

    200

  • Output signal:

    LVTTL

  • Rating:

    Catalog

  • Operating temperature range (°C):

    -40 to 85

供應(yīng)商型號(hào)品牌批號(hào)封裝庫(kù)存備注價(jià)格
TI
25+23+
TSSOP
38128
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
TI
24+
TSSOP
6000
進(jìn)口原裝正品假一賠十,貨期7-10天
詢價(jià)
TI
24+
原廠封裝
7860
原裝現(xiàn)貨假一罰十
詢價(jià)
TI
24+
SOP
2978
十年品牌!原裝現(xiàn)貨!!!
詢價(jià)
TI
23+
TSSOP/32
7000
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)!
詢價(jià)
TI/TEXAS
23+
原廠封裝
8931
詢價(jià)
TI
1716+
?
14860
只做原裝進(jìn)口,假一罰十
詢價(jià)
TI
2020+
3-SOT23B
2640
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可
詢價(jià)
TI
23+
TSSOP-32
3580
全新原裝假一賠十
詢價(jià)
TI
16+
TSSOP
10000
原裝正品
詢價(jià)
更多SN65LVDS152供應(yīng)商 更新時(shí)間2025-7-30 16:50:00