首頁>SN65LVDS117DGG.B>規(guī)格書詳情
SN65LVDS117DGG.B中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
SN65LVDS117DGG.B |
功能描述 | DUAL 4-PORT AND DUAL 8-PORT LVDS REPEATERS |
文件大小 |
420.29 Kbytes |
頁面數(shù)量 |
28 頁 |
生產(chǎn)廠商 | TI2 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-8-10 23:01:00 |
人工找貨 | SN65LVDS117DGG.B價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SN65LVDS117DGG.B規(guī)格書詳情
FEATURES
· Two Line Receivers and Eight ('109) or
Sixteen ('117) Line Drivers Meet or Exceed the
Requirements of ANSI EIA/TIA-644 Standard
· Typical Data Signaling Rates to 400 Mbps or
Clock Frequencies to 400 MHz
· Outputs Arranged in Pairs From Each Bank
· Enabling Logic Allows Individual Control of
Each Driver Output Pair, Plus All Outputs
· Low-Voltage Differential Signaling With
Typical Output Voltage of 350 mV and a 100-W
Load
· Electrically Compatible With LVDS, PECL,
LVPECL, LVTTL, LVCMOS, GTL, BTL, CTT,
SSTL, or HSTL Outputs With External
Termination Networks
· Propagation Delay Times < 4.5 ns
· Output Skew Less Than 550 ps Bank Skew
Less Than150 ps Part-to-Part Skew Less Than
1.5 ns
· Total Power Dissipation Typically <500 mW
With All Ports Enabled and at 200 MHz
· Driver Outputs or Receiver Input Equals High
Impedance When Disabled or With VCC < 1.5 V
· Bus-Pin ESD Protection Exceeds 12 kV
· Packaged in Thin Shrink Small-Outline
Package With 20-Mil Terminal Pitch
DESCRIPTION
The SN65LVDS109 and SN65LVDS117 are configured
as two identical banks, each bank having one
differential line receiver connected to either four
('109) or eight ('117) differential line drivers. The
outputs are arranged in pairs having one output from
each of the two banks. Individual output enables are
provided for each pair of outputs and an additional
enable is provided for all outputs.
The line receivers and line drivers implement the
electrical characteristics of low-voltage differential
signaling (LVDS). LVDS, as specified in EIA/TIA-644,
is a data signaling technique that offers low power,
low noise emission, high noise immunity, and high
switching speeds. (Note: The ultimate rate and distance
of data transfer is dependent upon the attenuation
characteristics of the media, the noise coupling
to the environment, and other system characteristics.)
The intended application of these devices, and the
LVDS signaling technique, is for point-to-point or
point-to-multipoint (distributed simplex) baseband data transmission on controlled impedance media of
approximately 100 W. The transmission media may
be printed-circuit board traces, backplanes, or cables.
The large number of drivers integrated into the same
silicon substrate, along with the low pulse skew of
balanced signaling, provides extremely precise timing
alignment of the signals being repeated from the
inputs. This is particularly advantageous for im-
plementing system clock and data distribution trees.
The SN65LVDS109 and SN65LVDS117 are
characterized for operation from –40°C to 85°C.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI(德州儀器) |
24+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價 | ||
TI(德州儀器) |
24+ |
TSSOP646.1mm |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價 | ||
TI/TEXAS |
23+ |
原廠封裝 |
8931 |
詢價 | |||
TexasInstruments |
25+23+ |
64-TSSOP |
17075 |
絕對原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價 | ||
TI |
2025+ |
TSSOP-64 |
16000 |
原裝優(yōu)勢絕對有貨 |
詢價 | ||
TI |
22+ |
64-TSSOP |
5000 |
全新原裝,力挺實(shí)單 |
詢價 | ||
TI |
24+ |
7500 |
詢價 | ||||
TI/德州儀器 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價 | ||
TexasInstruments |
18+ |
ICDUAL1:8LVDSREPEAT64-TS |
6800 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
詢價 | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 |