最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>SN54LS390J>規(guī)格書詳情

SN54LS390J中文資料安森美半導(dǎo)體數(shù)據(jù)手冊(cè)PDF規(guī)格書

SN54LS390J
廠商型號(hào)

SN54LS390J

功能描述

DUAL DECADE COUNTER; DUAL 4-STAGE BINARY COUNTER

文件大小

71.4 Kbytes

頁(yè)面數(shù)量

5 頁(yè)

生產(chǎn)廠商

ONSEMI

中文名稱

安森美半導(dǎo)體

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-12 16:26:00

人工找貨

SN54LS390J價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

SN54LS390J規(guī)格書詳情

The SN54/74LS390 and SN54/74LS393 each contain a pair of high-speed 4-stage ripple counters. Each half of the LS390 is partitioned into a divide-by-two section and a divide-by five section, with a separate clock input for each section. The two sections can be connected to count in the 8.4.2.1 BCD code or they can count in a biquinary sequence to provide a square wave (50 duty cycle) at the final output.

Each half of the LS393 operates as a Modulo-16 binary divider, with the last three stages triggered in a ripple fashion. In both the LS390 and the LS393, the flip-flops are triggered by a HIGH-to-LOW transition of their CP inputs.

Each half of each circuit type has a Master Reset input which responds to a HIGH signal by forcing all four outputs to the LOW state.

? Dual Versions of LS290 and LS293

? LS390 has Separate Clocks Allowing ÷2, ÷2.5, ÷5

? Individual Asynchronous Clear for Each Counter

? Typical Max Count Frequency of 50 MHz

? Input Clamp Diodes Minimize High Speed Termination Effects

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI
23+
CDIP16
2505
原廠原裝正品
詢價(jià)
最新
2000
原裝正品現(xiàn)貨
詢價(jià)
TI/德州儀器
22+
CDIP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價(jià)
TI/
24+
DIP
5000
全新原裝正品,現(xiàn)貨銷售
詢價(jià)
MOT
24+
17
詢價(jià)
TEXAS INSTRUMENTS
23+
CDIP16
9600
全新原裝正品!一手貨源價(jià)格優(yōu)勢(shì)!
詢價(jià)
TI
DIP14
68500
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
TI/德州儀器
22+
CDIPCLCC
20000
原裝現(xiàn)貨,實(shí)單支持
詢價(jià)
TI/德州儀器
2020+
CDIP16
1100
原裝現(xiàn)貨,優(yōu)勢(shì)渠道訂貨假一賠十
詢價(jià)
TI
23+
CDIP?
5000
原裝正品,假一罰十
詢價(jià)