最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>PDI1394P25EC>規(guī)格書詳情

PDI1394P25EC中文資料飛利浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書

PDI1394P25EC
廠商型號

PDI1394P25EC

功能描述

1-port 400 Mbps physical layer interface

文件大小

232.03 Kbytes

頁面數(shù)量

44

生產(chǎn)廠商

PHI

中文名稱

飛利浦

數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2025-8-14 18:21:00

人工找貨

PDI1394P25EC價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

PDI1394P25EC規(guī)格書詳情

DESCRIPTION

The PDI1394P25 provides the digital and analog transceiver functions needed to implement a one port node in a cable-based IEEE 1394–1995 and/or 1394a network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The PDI1394P25 is designed to interface with a Link Layer Controller (LLC), such as the PDI1394L40 or PDI1394L41.

FEATURES

? Fully supports provisions of IEEE 1394–1995 Standard for high performance serial bus and the P1394a–2000 Standard1

? Fully interoperable with Firewire? and i.LINK? implementations of the IEEE 1394 Standard.2

? Full P1394a support includes:

– Connection debounce

– Arbitrated short reset

– Multispeed concatenation

– Arbitration acceleration

– Fly-by concatenation

– Port disable/suspend/resume

? Provides one 1394a fully-compliant cable port at 100/200/400 Mbps. Can be used as a one port PHY without the use of any extra external components

? Fully compliant with Open HCI requirements

? Cable ports monitor line conditions for active connection to remote node.

? Power down features to conserve energy in battery-powered applications include:

– Automatic device power down during suspend

– Device power down terminal

– Link interface disable via LPS

– Inactive ports powered-down

? Logic performs system initialization and arbitration functions

? Encode and decode functions included for data-strobe bit level encoding

? Incoming data resynchronized to local clock

? Single 3.3 volt supply operation

? Minimum VDD of 2.7 V for end-of-wire power-consuming devices

? While unpowered and connected to the bus, will not drive TPBIAS on a connected port, even if receiving incoming bias voltage on that port

? Supports extended bias-handshake time for enhanced interoperability with camcorders

? Interface to link-layer controller supports both low-cost bus-holder isolation and optional Annex J electrical isolation

? Data interface to link-layer controller through 2/4/8 parallel lines at 49.152 MHz

? Low-cost 24.576 MHz crystal provides transmit, receive data at 100/200/400 Mbps, and link-layer controller clock at 49.152 MHz

? Does not require external filter capacitors for PLL

? Interoperable with link-layer controllers using 3.3 V and 5 V supplies

? Interoperable with other Physical Layers (PHYs) using 3.3 V and 5 V supplies

? Node power class information signaling for system power management

? Cable power presence monitoring

? Separate cable bias (TPBIAS) for each port

? Register bits give software control of contender bit, power class bits, link active bit, and 1394a features

? LQFP package is function and pin compatible with the Texas Instruments TSB41LV01E? and TSB41AB1? (PAP package) 400 Mbps PHYs.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
PHI
1844+
QFP
9852
只做原裝正品假一賠十為客戶做到零風(fēng)險!!
詢價
PDI
25+
DIP
73
全新原裝正品支持含稅
詢價
PREMIER
24+
SMD
25000
一級專營品牌全新原裝熱賣
詢價
PDI
23+
10
專做原裝正品,假一罰百!
詢價
PHI
20+
QFP
1687
英卓爾科技原裝現(xiàn)貨!
詢價
PHI
25+
QFP
4500
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售!
詢價
PHI
23+
QFP
2870
絕對全新原裝!現(xiàn)貨!特價!請放心訂購!
詢價
PREMIER
23+
96430
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
PHI
QFP
3350
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
LUNA
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價