首頁>PCK2510SPW>規(guī)格書詳情
PCK2510SPW中文資料飛利浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
PCK2510SPW規(guī)格書詳情
DESCRIPTION
The PCK2510S is a high-performance, low-skew, low-jitter, phase-locked loop (PLL) clock driver. It uses a PLL to precisely align, in both frequency and phase, the feedback (FBOUT) output to the clock (CLK) input signal. It is specifically designed for use with synchronous DRAMs. The PCK2510S operates at 3.3 V VCC and is input compatible with both 2.5 V and 3.3 V input voltage ranges. It also provides integrated series damping resistors that make it ideal for driving point-to-point loads.
FEATURES
? Phase-Locked Loop Clock distribution for PC100/PC133 SDRAM applications
? Spread Spectrum clock compatible
? Operating frequency 50 to 150 MHz
? (tphase error – jitter) at 100 to133 MHz = ±50 ps
? Jitter (peak-peak) at 100 to 133 MHz = ± 80 ps
? Jitter (cycle-cycle) at 100 to 133 MHz = 65 ps
? Pin-to-pin skew < 200 ps
? Available in plastic 24-Pin TSSOP
? Distributes one clock input to one bank of ten outputs
? External Feedback (FBIN) terminal Is used to synchronize the outputs to the clock input
? On-Chip series damping resistors
? No external RC network required
? Operates at 3.3 V
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PHI |
25+23+ |
SSOP |
32647 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
PHI |
1999 |
TSSOP |
720 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 | ||
恩XP |
20+ |
TSSOP24 |
2960 |
誠信交易大量庫存現(xiàn)貨 |
詢價 | ||
PHI |
24+ |
NA/ |
5279 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價 | ||
PHI |
23+ |
NA |
2002 |
專做原裝正品,假一罰百! |
詢價 | ||
PHI |
04+06+ |
SSOP24 |
913 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
PHI |
2025+ |
TSSOP |
3550 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
恩XP |
22+ |
24SO |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
恩XP |
23+ |
SSOP24 |
6000 |
專業(yè)配單保證原裝正品假一罰十 |
詢價 | ||
PHI |
24+ |
TSSOP |
720 |
詢價 |