首頁>PALCE22V10H-10JISLASH5>規(guī)格書詳情
PALCE22V10H-10JISLASH5中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書
PALCE22V10H-10JISLASH5規(guī)格書詳情
GENERAL DESCRIPTION
The PALCE22V10 provides user-programmable logic for replacing conventional SSI/MSI gates and
flip-flops at a reduced chip count.
The PALCE22V10Z is an advanced PAL? device built with zero-power, high-speed, electrically
erasable CMOS technology. It provides user-programmable logic for replacing conventional zero
power CMOS SSI/MSI gates and flip-flops at a reduced chip count.
The PALCE22V10Z provides zero standby power and high speed. At 30 μA maximum standby
current, the PALCE22V10Z allows battery-powered operation for an extended period.
DISTINCTIVE CHARACTERISTICS
◆As fast as 5-ns propagation delay and 142.8 MHz fMAX(external)
◆Low-power EE CMOS
◆10 macrocells programmable as registered or combinatorial, and active high or active low to match application needs
◆Varied product term distribution allows up to 16 product terms per output for complex functions
◆Peripheral Component Interconnect (PCI) compliant (-5/-7/-10)
◆Global asynchronous reset and synchronous preset for initialization
◆Power-up reset for initialization and register preload for testability
◆Extensive third-party software and programmer support
◆24-pin SKINNY DIP, 24-pin SOIC, and 28-pin PLCC
◆5-ns and 7.5-ns versions utilize split leadframes for improved performance
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
AMD |
24+ |
NA/ |
2000 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
AMD |
2016+ |
DIP |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
AMD |
1822+ |
DIP24 |
6852 |
只做原裝正品假一賠十為客戶做到零風(fēng)險!! |
詢價 | ||
AMD |
25+23+ |
DIP |
69150 |
絕對原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢價 | ||
AMD |
9537 |
5 |
公司優(yōu)勢庫存 熱賣中! |
詢價 | |||
AMD |
22+ |
DIP-24 |
1000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價 | ||
24+ |
5000 |
現(xiàn)貨在庫 |
詢價 | ||||
Lattice |
17+ |
DIP24 |
6200 |
100%原裝正品現(xiàn)貨 |
詢價 | ||
21+ |
DIP |
12588 |
原裝正品,自己庫存 假一罰十 |
詢價 | |||
AMD |
23+ |
SMD |
5000 |
原裝正品,假一罰十 |
詢價 |