首頁(yè)>PA7572F-20L>規(guī)格書(shū)詳情
PA7572F-20L中文資料易亨電子數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠(chǎng)商型號(hào) |
PA7572F-20L |
功能描述 | Programmable Electrically Erasable Logic Array |
文件大小 |
323.03 Kbytes |
頁(yè)面數(shù)量 |
10 頁(yè) |
生產(chǎn)廠(chǎng)商 | Anachip Corp |
企業(yè)簡(jiǎn)稱(chēng) |
ANACHIP【易亨電子】 |
中文名稱(chēng) | 易亨電子股份有限公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-3 23:00:00 |
人工找貨 | PA7572F-20L價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
PA7572F-20L規(guī)格書(shū)詳情
General Description
The PA7572 is a member of the Programmable Electrically Erasable Logic (PEEL?) Array family based on Anachip’s CMOS EEPROM technology. PEEL? Arrays free designers from the limitations of ordinary PLDs by providing the architectural flexibility and speed needed for today’s programmable logic designs. The PA7572 offers a versatile logic array architecture with 24 I/O pins, 14 input pins and 60 registers/latches (24 buried logic cells, 12 input registers/latches, 24 buried I/O registers/latches). Its logic array implements 100 sum-of-products logic functions divided into two groups each serving 12 logic cells. Each group shares half (60) of the 120 product-terms available.
Versatile Logic Array Architecture
- 24 I/Os, 14 inputs, 60 registers/latches
- Up to 72 logic cell output functions
- PLA structure with true product-term sharing
- Logic functions and registers can be I/O-buried
High-Speed Commercial and Industrial Versions
- As fast as 13ns/20ns (tpdi/tpdx), 66.6MHz (fMAX)
- Industrial grade available for 4.5 to 5.5V VCC and -40 to +85 °C temperatures
Ideal for Combinatorial, Synchronous and Asynchronous Logic Applications
- Integration of multiple PLDs and random logic
- Buried counters, complex state-machines
- Comparators, decoders, other wide-gate functions
CMOS Electrically Erasable Technology
- Reprogrammable in 40-pin DIP, 44-pin PLCC and TQFP packages
Flexible Logic Cell
- Up to 3 output functions per logic cell
- D,T and JK registers with special features
- Independent or global clocks, resets, presets, clock polarity and output enables
- Sum-of-products logic for output enables
Development and Programmer Support
- ICT PLACE Development Software
- Fitters for ABEL, CUPL and other software
- Programming support by popular third-party programmers
產(chǎn)品屬性
- 型號(hào):
PA7572F-20L
- 功能描述:
CPLD - 復(fù)雜可編程邏輯器件 14 Input 24 I/O 20ns
- RoHS:
否
- 制造商:
Lattice
- 存儲(chǔ)類(lèi)型:
EEPROM
- 大電池?cái)?shù)量:
128
- 最大工作頻率:
333 MHz
- 延遲時(shí)間:
2.7 ns
- 可編程輸入/輸出端數(shù)量:
64
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 90 C
- 最小工作溫度:
0 C
- 封裝/箱體:
TQFP-100
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
T |
24+ |
NA/ |
321 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢(xún)價(jià) | ||
ICT |
24+ |
PLCC |
80000 |
只做自己庫(kù)存 全新原裝進(jìn)口正品假一賠百 可開(kāi)13%增 |
詢(xún)價(jià) | ||
ICT |
22+ |
DIP-40 |
1000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢(xún)價(jià) | ||
ICT |
23+ |
PLCC |
5000 |
原裝正品,假一罰十 |
詢(xún)價(jià) | ||
ICT |
24+ |
PLCC |
6 |
詢(xún)價(jià) | |||
ICT |
18+ |
PLCC44 |
85600 |
保證進(jìn)口原裝可開(kāi)17%增值稅發(fā)票 |
詢(xún)價(jià) | ||
ANACHIP |
23+ |
原廠(chǎng)原包 |
19960 |
只做進(jìn)口原裝 終端工廠(chǎng)免費(fèi)送樣 |
詢(xún)價(jià) | ||
ICT |
2447 |
PLCC |
100500 |
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢(xún)價(jià) | ||
ICT |
24+ |
DIP |
30617 |
一級(jí)代理全新原裝熱賣(mài) |
詢(xún)價(jià) | ||
ICT |
0903+ |
PLCC |
4 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) |