最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>P2V28S40ATP-7>規(guī)格書詳情

P2V28S40ATP-7中文資料世界先進數(shù)據(jù)手冊PDF規(guī)格書

P2V28S40ATP-7
廠商型號

P2V28S40ATP-7

功能描述

128Mb SDRAM Specification

文件大小

652.38 Kbytes

頁面數(shù)量

51

生產(chǎn)廠商

VML Vanguard International Semiconductor

中文名稱

世界先進 世界先進集成電路股份有限公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2025-8-8 23:00:00

人工找貨

P2V28S40ATP-7價格和庫存,歡迎聯(lián)系客服免費人工找貨

P2V28S40ATP-7規(guī)格書詳情

DESCRIPTION P2V28S20ATP is organized as 4-bank x 8,388,608-word x 4-bit Synchronous DRAM with LVTTL interface and P2V28S30ATP is organized as 4-bank x 4,194,304-word x 8-bit and P2V28S40ATP is organized as 4-bank x 2,097, 152-word x 16-bit. All inputs and outputs are referenced to the rising edge of CLK.

FEATURES

- Single 3.3V ±0.3V power supply

- Max. Clock frequency -7:143MHz/-75:133MHz/-8:100MHz

- Fully synchronous operation referenced to clock rising edge

- 4-bank operation controlled by BA0,BA1(Bank Address)

- /CAS latency- 2/3 (programmable)

- Burst length- 1/2/4/8/FP (programmable)

- Burst type- Sequential and interleave burst (programmable)

- Byte Control- DQML and DQMU (P2V28S40ATP)

- Random column access

- Auto precharge / All bank precharge controlled by A10

- Auto and self refresh

- 4096 refresh cycles /64ms

- LVTTL Interface

- Package

P2V28S20ATP/30ATP/40ATP

400-mil, 54-pin Thin Small Outline (TSOP II) with 0.8mm lead pitch

產(chǎn)品屬性

  • 型號:

    P2V28S40ATP-7

  • 制造商:

    VML

  • 制造商全稱:

    VML

  • 功能描述:

    128Mb SDRAM Specification

供應商 型號 品牌 批號 封裝 庫存 備注 價格
MIRA
24+
NA/
14
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
RFMD
23+
十字架
12000
全新原裝假一賠十
詢價
MIRA
24+
TSOP-54
80000
只做自己庫存 全新原裝進口正品假一賠百 可開13%增
詢價
MIRA
05+
TSOP54
86
詢價
MIRA
24+
TSOP54
2568
原裝優(yōu)勢!絕對公司現(xiàn)貨
詢價
MIRA
1950+
TSOP54
4856
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價
MIRA
24+
SOP
30617
一級代理全新原裝熱賣
詢價
MIRA
23+
TSOP-54
999999
原裝正品現(xiàn)貨量大可訂貨
詢價
MIRA
20+
TSOP
2960
誠信交易大量庫存現(xiàn)貨
詢價
HIRA
23+
SSOP
15325
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價