OR3TP12中文資料AGERE數(shù)據(jù)手冊PDF規(guī)格書
OR3TP12規(guī)格書詳情
Introduction
Lucent Technologies Microelectronics Group has developed a solution for designers who need the many advantages of an FPGA-based design implementation coupled with the high bandwidth of the industry-standard PCI interface. The ORCA OR3TP12 FPSC provides a full-featured 33/50/66 MHz, 32-/64-bit PCI interface, fully designed and tested, in hardware, plus FPGA logic for user-programmable functions.
PCI Bus Core Highlights
■ Implemented in an ORCA Series 3 base array, displacing the bottom four rows of 18 columns.
■ Core is a well-tested ASIC model.
■ Fully compliant to Revision 2.1 of PCI Local Bus Specification (and designed for Revision 2.2).
■ Operates at PCI bus speeds up to 66 MHz.
■ Comprises two independent controllers for Master and Target.
■ Meets/exceeds all requirements for PICMG *Hot Swap Friendly silicon, Full Hot Swap model, per the CompactPCI* Hot Swap Specification, PICMG 2.1 R1.0.
■ PCI SIG Hot-Plug (R1.0) compliant.
■ Four internal FIFOs individually buffer both directions of both the Master and Target interfaces:
— Both Master FIFOs are 64 bits wide by 32 bits deep.
— Both Target FIFOs are 64 bits wide by 16 bits deep.
■ Capable of no-wait-state, full-burst PCI transfers in either direction, on either the Master or Target interface. Dual 32-bit data paths extend into the FPGA logic, permitting full-bandwidth, simultaneous bidirectional data transfers of up to 264 Mbytes/s to be sustained indefinitely.
■ Can be configured to provide either two 32-bit buses (one in each direction) to be multiplexed between Master and Target, or four independent 16-bit buses.
■ Provides many hardware options in the PCI bus core that are set during FPGA logic configuration.
■ Operates within the requirements of the PCI 5 V and 3.3 V signaling environments, allowing the same device to be used in 5 V or 3.3 V PCI systems.
■ FPGA is reconfigurable via the PCI interface configuration space (as well as conventionally), allowing the FPGA to be field-updated to meet late-breaking requirements of emerging protocols.
■ Master:
— Generates all defined command codes except interrupt acknowledge and special cycle.
— Capable of acting as the systems configuration agent by booting up with the Master logic enabled.
— Provides multiple options to increase PCI bus bandwidth.
■ Target:
— Responds legally to most command codes: interrupt acknowledge, special cycle, and reserved commands ignored; memory read multiple and line handled as memory read; memory write and invalidate handled as memory write.
— Implements Target abort, disconnect, retry, and wait cycles.
— Handles delayed transactions.
— Handles fast back-to-back transactions.
— Supports programmable latency timer control.
— Method of handling wait-states is programmable to allow tailoring to different Target data access latencies.
— Decodes at medium speed.
(Continue ...)
產(chǎn)品屬性
- 型號:
OR3TP12
- 制造商:
AGERE
- 制造商全稱:
AGERE
- 功能描述:
Field-Programmable System Chip(FPSC) Embedded Master/Target PCI Interface
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
24+ |
QFP |
78 |
詢價 | ||||
ren |
25+ |
DIP64 |
3629 |
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電! |
詢價 | ||
OREN |
20+ |
QFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 | ||
Lattice |
16+ |
BGA |
815 |
進口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 | ||
OREN |
QFP80 |
99+ |
22 |
全新原裝進口自己庫存優(yōu)勢 |
詢價 | ||
OR |
2023+ |
QFP |
50000 |
原裝現(xiàn)貨 |
詢價 | ||
AGERE |
23+ |
原廠原包 |
19960 |
只做進口原裝 終端工廠免費送樣 |
詢價 | ||
LATTICE |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 | ||
MAGNETICS |
14+ |
707 |
原裝正品 |
詢價 | |||
Rochester |
25+ |
電聯(lián)咨詢 |
7800 |
公司現(xiàn)貨,提供拆樣技術(shù)支持 |
詢價 |