MPC603中文資料數(shù)據手冊PDF規(guī)格書
MPC603規(guī)格書詳情
PowerPC 603 Microprocessor Features
This section describes details of the 603’s implementation of the PowerPC architecture. Major features of
the 603 are as follows:
? High-performance, superscalar microprocessor
— As many as three instructions issued and retired per clock
— As many as five instructions in execution per clock
— Single-cycle execution for most instructions
— Pipelined FPU for all single-precision and most double-precision operations
? Five independent execution units and two register files
— BPU featuring static branch prediction
— A 32-bit IU
— Fully IEEE 754-compliant FPU for both single- and double-precision operations
— LSU for data transfer between data cache and GPRs and FPRs
— SRU that executes condition register (CR) and special-purpose register (SPR) instructions
— Thirty-two GPRs for integer operands
— Thirty-two FPRs for single- or double-precision operands
? High instruction and data throughput
— Zero-cycle branch capability (branch folding)
— Programmable static branch prediction on unresolved conditional branches
— Instruction fetch unit capable of fetching two instructions per clock from the instruction cache
— A six-entry instruction queue that provides look-ahead capability
— Independent pipelines with feed-forwarding that reduces data dependencies in hardware
— 8-Kbyte data cache—two-way set-associative, physically addressed; LRU replacement
algorithm
— 8-Kbyte instruction cache—two-way set-associative, physically addressed; LRU replacement
algorithm
— Cache write-back or write-through operation programmable on a per page or per block basis
— BPU that performs CR look-ahead operations
— Address translation facilities for 4-Kbyte page size, variable block size, and 256-Mbyte
segment size
— A 64-entry, two-way set-associative ITLB
— A 64-entry, two-way set-associative DTLB
— Four-entry data and instruction BAT arrays providing 128-Kbyte to 256-Mbyte blocks
— Software table search operations and updates supported through fast trap mechanism
— 52-bit virtual address; 32-bit physical address
? Facilities for enhanced system performance
— A 32- or 64-bit split-transaction external data bus with burst transfers
— Support for one-level address pipelining and out-of-order bus transactions
— Bus extensions for direct-store interface operations
? Integrated power management
— Low-power 3.3-volt design
— Internal processor/bus clock multiplier that provides 1/1, 2/1, 3/1, and 4/1 ratios
— Three power saving modes: doze, nap, and sleep
— Automatic dynamic power reduction when internal functional units are idle
? In-system testability and debugging features through JTAG boundary-scan capability
產品屬性
- 型號:
MPC603
- 制造商:
MOTOROLA
- 制造商全稱:
Motorola, Inc
- 功能描述:
PowerPC 603e RISC Microprocessor
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Freescale(飛思卡爾) |
2022+ |
60000 |
原廠原裝,假一罰十 |
詢價 | |||
恩XP |
21+ |
255-FCCBGA(21x21) |
800 |
100%全新原裝 亞太地區(qū)XILINX、FREESCALE-NXP AD專業(yè) |
詢價 | ||
MOT |
23+ |
BGA |
8560 |
受權代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
FREESCA |
BGAQFP |
6688 |
15 |
現(xiàn)貨庫存 |
詢價 | ||
MPC |
24+ |
QFP |
2860 |
原裝現(xiàn)貨假一罰十 |
詢價 | ||
MOT |
BGA鏡 |
99+ |
8 |
全新原裝進口自己庫存優(yōu)勢 |
詢價 | ||
恩XP |
24+ |
255FCCBGA |
4568 |
全新原廠原裝,進口正品現(xiàn)貨,正規(guī)渠道可含稅?。?/div> |
詢價 | ||
MOT |
24+/25+ |
120 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
FREESCALE |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
FREESCAL |
21+ |
BGA |
2400 |
只做原裝正品,不止網上數(shù)量,歡迎電話微信查詢! |
詢價 |
相關庫存
更多- MPC5777CTK3MME3R
- MPC5777CTK3MME3
- MPC5777CTK3MME4
- MPC5777CTK3MMO3
- MPC5777CTK3MMO4
- MPC601
- MPC601EC
- MPC602AXXXXXX
- MPC602EC
- MPC602EC/D
- MPC602ECSLASHD
- MPC603E7TEC
- MPC603E
- MPC603E7TED
- MPC603ERX100TN
- MPC603ERX133TN
- MPC603ERX100LN
- MPC603EFE100TN
- MPC603EFE100LN
- MPC603EFE133TN
- MPC603ERX133LN
- MPC603EFE133LN
- MPC603EEC
- MPC603EEC/D
- MPC603EXXXXXXX
- MPC603AFE66AC
- MPC603AFE66CC
- MPC603AFE80CC
- MPC603AFEXXXC
- MPC603E7VEC
- MPC603E7VEC/D
- MPC603EC
- MPC603EC/D
- MPC603E7VECSLASHD
- MPC603ECSLASHD
- MPC603EECSLASHD