零件型號(hào) | 下載 訂購 | 功能描述 | 制造商 上傳企業(yè) | LOGO |
---|---|---|---|---|
MC100E111 | 1:9 DIFFERENTIAL CLOCK DRIVER Description TheMC10E/100E111isalowskew1-to-9differentialdriver,designedwithclockdistributioninmind.Itacceptsonesignalinput,whichcanbeeitherdifferentialorelsesingle-endediftheVBBoutputisused.Thesignalisfannedoutto9identicaldifferentialoutputs.Anenablei | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | |
MC100E111 | 5.0 V ECL 1:9 Differential Clock/Data Fanout Buffer; ? Guaranteed Skew Spec\n? Differential Design\n? VBB Output\n? PECL Mode Operating Range: VCC = 4.2 V to 5.7 V with VEE = 0 V\n? NECL Mode Operating Range: VCC = 0 V with VEE = -4.2 V to -5.7 V\n? Internal Input Pulldown Resistors\n? ESD Protection: > 3 KV HBM\n? Meets or Exceeds JEDEC Spec EIA/JESD78 IC Latchup Test\n? Moisture Sensitivity Level 1 (For Additional Information, see Application Note AND8003/D)\n? Flammability Rating: UL-94 code V-0 @ 1/8 inch, Oxygen Index 28 to 34\n? Transistor Count = 178 devices\n? Pb-Free Packages are Available\n; The MC10E/100E111 is a low skew 1-to-9 differential driver, designed with clock distribution in mind. It accepts one signal input, which can be either differential or else single-ended if theVBB output is used. The signal is fanned out to 9 identical differential outputs. An enable input is also provided. A HIGH disables the device by forcing all Q outputs LOW and all Qbar outputs HIGH. The device is specifically designed, modeled and produced with low skew as the key goal. Optimal design and layout serve to minimize gate to gate skew within-device, and empirical modeling is used to determine process control limits that ensure consistent tpd distributions from lot to lot. The net result is a dependable, guaranteed low skew device. To ensure that the tight skew specification is met it is necessary that both sides of the differential output are terminated into 50 , even if only one side is being used. In most applications, all nine differential pairs will be used and therefore terminated. In the case where fewer than nine pairs are used, it is necessary to terminate at least the output pairs on the same package side (i.e. sharing the same VCCO ) as the pair(s) being used on that side, in order to maintain minimum skew. Failure to do this will result in small degradations of propagation delay (on the order of 10-20 ps) of the output(s) being used which, while not being catastrophic to most designs, will mean a loss of skew margin. The VBB pin, an internally generated voltage supply, is available to this device only. For single-ended input conditions, the unused differential input is connected to VBB as a switching reference voltage. VBB may also rebias AC coupled inputs. When used, decoupleVBB and VCC via a 0.01 F capacitor and limit current sourcing or sinking to 0.5 mA. When not used, VBB should be left open. The 100 Series contains temperature | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | |
MC100E111 | 5V ECL 1:9 Differential Clock Driver | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | |
5V ECL 1:9 Differential Clock Driver | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | ||
5V ECL 1:9 Differential Clock Driver | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | ||
5V ECL 1:9 Differential Clock Driver | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | ||
5V ECL 1:9 Differential Clock Driver | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | ||
5V ECL 1:9 Differential Clock Driver | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | ||
5V ECL 1:9 Differential Clock Driver | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI | ||
Package:28-LCC(J 形引線);包裝:托盤 類別:集成電路(IC) 時(shí)鐘緩沖器,驅(qū)動(dòng)器 描述:IC CLK BUFFER 1:9 800MHZ 28PLCC | ONSEMION Semiconductor 安森美半導(dǎo)體安森美半導(dǎo)體公司 | ONSEMI |
技術(shù)參數(shù)
- Pb-free:
Pb
- Halide free:
H
- Status:
Active
- Type:
Buffer
- Channels:
1
- Input / Output Ratio:
1
- Input Level:
ECL
- Output Level:
ECL
- VCC Typ (V):
5
- tskew(o-o) Max (ps):
75
- tpd Typ (ns):
0.53
- tR & tF Max (ps):
650
- fmaxClock Typ (MHz):
800
- Package Type:
PLCC-28
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MOTOROLA |
23+ |
QFP |
9526 |
詢價(jià) | |||
ON |
00/01+ |
PLCC-28 |
470 |
全新原裝100真實(shí)現(xiàn)貨供應(yīng) |
詢價(jià) | ||
MOT |
23+ |
PLCC |
3600 |
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購! |
詢價(jià) | ||
MOTOROLA |
24+ |
原裝 |
2250 |
100%全新原裝公司現(xiàn)貨供應(yīng)!隨時(shí)可發(fā)貨 |
詢價(jià) | ||
ON |
24+ |
PLCC-28 |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價(jià) | ||
24+ |
PLCC |
154 |
詢價(jià) | ||||
ON |
01+ |
PLCC28 |
1335 |
全新原裝進(jìn)口自己庫存優(yōu)勢 |
詢價(jià) | ||
MOT |
17+ |
PLCC |
6200 |
100%原裝正品現(xiàn)貨 |
詢價(jià) | ||
MOT |
24+/25+ |
500 |
原裝正品現(xiàn)貨庫存價(jià)優(yōu) |
詢價(jià) | |||
MOT |
25+ |
PLCC |
2500 |
強(qiáng)調(diào)現(xiàn)貨,隨時(shí)查詢! |
詢價(jià) |
相關(guān)規(guī)格書
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532A
- UNE5532
- SI7964DP
- SI7909DN
- SI7941DP
- SI7901EDN
- SI7940DP
- SI7956DP
- SI7980DP
- SI7902EDN
- SI7998DP
- SI7960DP
- SI7943DP
- SI7991DP
- SI7923DN
- SI7983DP
- SI7973DP
- SI7949DP
- SPC5605BF1MLQ6
- PI7C8150A
- PI7C8150DMAE
- XRCGB25M000F3N00R0
- WNS40H100CG
- MPC8540PX833LC
- TD62308BFG
- TD62308BP1G
- TD62308BF
- TL074
- TL074
- TL074A
- TL074-EP
- TL074H
- SN65LVDT3486AD
- PS9307L2
- PS9332L
- PS9313L
- PS9307AL
- PS9351L2
- PS9331L
相關(guān)庫存
更多- NE5532
- NE5532
- NE5532
- NE5532
- NE5532A
- NE5532-TD
- NE5532NB
- NE5533
- SI7970DP
- SI7958DP
- SI7913DN
- SI7942DP
- SI7911DN
- SI7900EDN
- SI7922DN
- SI7946DP
- SI7945DP
- SI7921DN
- SI7905DN
- SI7938DP
- SI7925DN
- SI7948DP
- SI7946ADP
- SE1
- PI7C8150B
- PI7C8150DNDE
- PERICOMPI7C8150
- WNS40H100C
- WNS40H100CB
- TD62308
- TD62308APG
- TD62308AFG
- TL074
- TL074
- TL074
- TL074B
- TL074M
- SN65LVDT3486B
- PS9351L
- PS9317L2
- PS9313L2
- PS9309L2
- PS9308L2
- PS9306L2
- PS9305L