最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>MBM29F400TC-90>規(guī)格書(shū)詳情

MBM29F400TC-90中文資料飛索數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

MBM29F400TC-90
廠商型號(hào)

MBM29F400TC-90

功能描述

FLASH MEMORY CMOS 4M (512K x 8/256K x 16) BIT

文件大小

566.12 Kbytes

頁(yè)面數(shù)量

48 頁(yè)

生產(chǎn)廠商

SPANSION

中文名稱(chēng)

飛索 飛索半導(dǎo)體

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-10 23:01:00

人工找貨

MBM29F400TC-90價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

MBM29F400TC-90規(guī)格書(shū)詳情

■ DESCRIPTION

The MBM29F400TC/BC is a 4M-bit, 5.0 V-only Flash memory organized as 512K bytes of 8 bits each or 256K words of 16 bits each. The MBM29F400TC/BC is offered in a 48-pin TSOP and 44-pin SOP packages. This device is designed to be programmed in-system with the standard system 5.0 V VCC supply. 12.0 V VPP is not required for write or erase operations. The devices can also be reprogrammed in standard EPROM programmers. The standard MBM29F400TC/BC offers access times 55 ns and 90 ns allowing operation of high-speed microproces sors without wait states. To eliminate bus contention the device has separate chip enable (CE), write enable (WE), and output enable (OE) controls.

The MBM29F400TC/BC is pin and command set compatible with JEDEC standard. Commands are written to the command register using standard microprocessor write timings. Register contents serve as input to an internal state-machine which controls the erase and programming circuitry. Write cycles also internally latch addresses and data needed for the programming and erase operations. Reading data out of the devices is similar to reading from12.0 V Flash or EPROM devices.

■ FEATURES

? Single 5.0 V read, write, and erase

Minimizes system level power requirements

? Compatible with JEDEC-standard commands

Uses same software commands as E2PROMs

? Compatible with JEDEC-standard world-wide pinouts

48-pin TSOP (Package suffix: PFTN – Normal Bend Type, PFTR – Reversed Bend Type)

44-pin SOP (Package suffix: PF)

? Minimum 100,000 write/erase cycles

? High performance

55 ns maximum access time

? Sector erase architecture

One 16K byte, two 8K bytes, one 32K byte, and seven 64K bytes.

Any combination of sectors can be concurrently erased. Also supports full chip erase.

? Boot Code Sector Architecture

T = Top sector

B = Bottom sector

? Embedded EraseTM* Algorithms

Automatically pre-programs and erases the chip or any sector

? Embedded ProgramTM* Algorithms

Automatically writes and verifies data at specified address

? Data Polling and Toggle Bit feature for detection of program or erase cycle completion

? Ready/Busy output (RY/BY)

Hardware method for detection of program or erase cycle completion

? Low Vcc write inhibit ≤ 3.2 V

? Erase Suspend/Resume

Suspends the erase operation to allow a read in another sector within the same device

? Hardware RESET pin Resets internal state machine to the read mode

? Sector protection

Hardware method disables any combination of sectors from write or erase operations

? Temporary sector unprotection Temporary sector unprotection via the RESET pin.

*: Embedded EraseTM and Embedded ProgramTM are trademarks of Advanced Micro Devices, Inc.

產(chǎn)品屬性

  • 型號(hào):

    MBM29F400TC-90

  • 制造商:

    SPANSION

  • 制造商全稱(chēng):

    SPANSION

  • 功能描述:

    FLASH MEMORY CMOS 4M(512K x 8/256K x 16) BIT

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
SPANSOIN
24+
NA/
243
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢(xún)價(jià)
FUJITSU
2016+
TSOP
9000
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票!
詢(xún)價(jià)
FUJITSU/富士通
1948+
TSOP48
6852
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢(xún)價(jià)
FUJ
23+
TSOP
9516
詢(xún)價(jià)
FUJITSU
25+23+
SOP
40536
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢(xún)價(jià)
FUJI
22+
TSOP48
3000
原裝正品,支持實(shí)單
詢(xún)價(jià)
FUJ
25+
SOP/44
3200
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售!
詢(xún)價(jià)
FUJITSU/富士通
2402+
TSOP48
8324
原裝正品!實(shí)單價(jià)優(yōu)!
詢(xún)價(jià)
24+
3000
公司現(xiàn)貨
詢(xún)價(jià)
FUJI/富士電機(jī)
24+
TSOP-48
9600
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單!
詢(xún)價(jià)