首頁>MB91121PFV>規(guī)格書詳情
MB91121PFV中文資料富士通數(shù)據(jù)手冊PDF規(guī)格書
MB91121PFV規(guī)格書詳情
■ DESCRIPTION
The MB91121 is a microcontroller with a 32-bit RISC CPU (FR family *) as the core, incorporating a variety of I/O resources, a bus control facility, and a multiplier-accumulator (simplified DSP) with internal program RAM for built-in control applications which require advanced, high-speed CPU processing.
■ FEATURES
1. FR CPU
? 32-bit RISC, load/store architecture, 5-stage pipeline
? Operating clock frequency : Internal 50 MHz/external 25 MHz (PLL used at source oscillation 12.5 MHz)
? General purpose registers : 32 bits × 16
? 16-bit fixed length instructions (basic instructions) , 1 instruction/1 cycle
? Memory to memory transfer, bit processing, barrel shifter processing : Optimized for embedded applications
? Function entrance/exit instructions, multiple load/store instructions of register contents, instruction systems supporting high level languages
? Register interlock functions, efficient assembly language coding
? Branch instructions with delay slots : Reduced overhead time in branch executions
? Internal multiplier/supported at instruction level
Signed 32-bit multiplication : 5 cycles
Signed 16-bit multiplication : 3 cycles
? Interrupt (push PC and PS) : 6 cycles, 16 priority levels
2. Bus interface
? Clock doubler : Internal 50 MHz, external bus 25 MHz operation
? 25-bit address bus (32 Mbytes memory space)
? 8/16-bit data bus
? Basic external bus cycle : 2 clock cycles
? Chip select outputs for setting down to a minimum memory block size of 64 Kbytes : 6
? Interface supported for various memory technologies DRAM interface (area 4 and 5)
? Automatic wait cycle insertion : Flexible setting, from 0 to 7 for each area
? Unused data/address pins can be configured as input/output ports.
? Little endian mode supported (Select 1 area from area 1 to 5)
3. DRAM interface
? 2 banks independent control (area 4 and 5)
? Double CAS DRAM (Normal DRAM I/F) /Single CAS DRAM/Hyper DRAM
? Basic bus cycle : Normally 5 cycles, 2-cycle access possible in high-speed page mode
? Programmable waveform : Automatic 1-cycle wait insertion to RAS and CAS cycles
? DRAM refresh
CBR refresh (interval time configurable by 6-bit timer)
Self-refresh mode
? Supports 8/9/10/12-bit column address width
? 2CAS/1WE, 2WE/1CAS selective
? Lock feature: Keeping a specific program code resident in the cache
(Continue ...)
產(chǎn)品屬性
- 型號:
MB91121PFV
- 制造商:
FUJITSU
- 制造商全稱:
Fujitsu Component Limited.
- 功能描述:
32-bit RISC Microcontroller CMOS
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
FUJITSU/富士通 |
23+ |
QFP |
13000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
FUJITSU/富士通 |
25+ |
NA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
FUJITSU/富士通 |
23+ |
QFP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
SPANSION/飛索半導(dǎo)體 |
22+ |
LQFP |
17500 |
原裝正品 |
詢價 | ||
FUJITSU |
24+ |
QFP |
825 |
詢價 | |||
FUJ |
25+ |
LQFP120P |
4114 |
詢價 | |||
Fujitsu |
NA |
8560 |
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨 |
詢價 | |||
FUJITSU |
25+ |
QFP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售! |
詢價 | ||
FUJ |
23+ |
LQFP120P |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
FUJITSU |
24+ |
2475 |
3 |
原裝現(xiàn)貨假一罰十 |
詢價 |