首頁(yè)>LMX1906-SP>規(guī)格書詳情
LMX1906-SP中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
LMX1906-SP |
功能描述 | LMX1906-SP Space Grade Low-Noise, High-Frequency JESD204B/C Buffer, Multiplier and Divider |
文件大小 |
2.9657 Mbytes |
頁(yè)面數(shù)量 |
72 頁(yè) |
生產(chǎn)廠商 | TI1 |
中文名稱 | 德州儀器 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-2 15:18:00 |
人工找貨 | LMX1906-SP價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
LMX1906-SP規(guī)格書詳情
1 Features
? SMD #5962-23202
– Total ionizing dose 100 krad (ELDRS-free)
– Single event latch-up (SEL) immune up to 87
MeV - cm2 /mg
– Single event functional interrupt (SEFI) immune
up to 87 MeV - cm2 /mg
? Clock buffer for 300-MHz to 15-GHz frequency
? Ultra-Low Noise
– Noise floor of –159 dBc/Hz at 6-GHz output
– 36-fs additive jitter (100 Hz to fCLK) at 6-GHz
output
– 5-fs additive jitter (100 Hz - 100 MHz)
? 4 high-frequency clocks with corresponding
SYSREF outputs
– Shared divide by 1 (Buffer), 2, 3, 4, 5, 6, 7, and
8
– Shared programmable multiplier x2, x3, and x4
? Support pin mode options to configure the device
without SPI
? LOGICLK output with corresponding SYSREF
output
– On separate divide bank
– 1, 2, 4 pre-divider
– 1 (bypass), 2, …, 1023 post divider
? 8 programmable output power levels
? Synchronized SYSREF clock outputs
– 508 delay step adjustments of less than 2.5 ps
each at 12.8 GHz
– Generator and repeater modes
– Windowing feature for SYSREFREQ pins to
optimize timing
? SYNC feature to all divides and multiple devices
? 2.5-V operating voltage
? –55oC to +125oC operating temperature
2 Applications
? Radar imaging payload
? Communications payloads
? Command and data handling
? Data converter clocking
? Clock distribution/multiplication/division
3 Description
The LMX1906-SP is an buffer, divider and multiplier
that features high frequency, ultra-low jitter, and
SYSREF outputs. This device combined with an ultralow
noise reference clock source is an exemplary
solution for clocking data converters, especially when
sampling above 3 GHz. Each of the 4 high frequency
clock outputs and additional LOGICLK output is
paired with a SYSREF output clock signal. The
SYSREF signal for JESD interfaces can either be
internally generated or passed in as an input and
re-clocked to the device clocks. This device can
distribute the mutlichannel, low skew, ultra-low noise
local oscillator signals to multiple mixers by disabling
the SYSREF outputs.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NSC |
SOP |
9500 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
NSC |
20+ |
SOP |
2960 |
誠(chéng)信交易大量庫(kù)存現(xiàn)貨 |
詢價(jià) | ||
NS/國(guó)半 |
24+ |
SOP16 |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢價(jià) | ||
NS |
22+ |
SOP |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
NSC |
2023+ |
TSSOP-28 |
50000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
NS/美國(guó)國(guó)半 |
24+ |
SOP |
9624 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
NS |
25+ |
SOP.16 |
18000 |
原廠直接發(fā)貨進(jìn)口原裝 |
詢價(jià) | ||
25+ |
SOP |
3200 |
絕對(duì)原裝自家現(xiàn)貨!真實(shí)庫(kù)存!歡迎來(lái)電! |
詢價(jià) | |||
NSC |
24+ |
SOP |
36520 |
原裝現(xiàn)貨/放心購(gòu)買 |
詢價(jià) | ||
NS |
23+ |
SOP16 |
7100 |
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)! |
詢價(jià) |