最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>LMK1D2108L>規(guī)格書詳情

LMK1D2108L中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

LMK1D2108L
廠商型號

LMK1D2108L

功能描述

LMK1D210xL Ultra Low Additive Jitter LVDS Buffer

文件大小

2.47737 Mbytes

頁面數(shù)量

46

生產廠商

TI

中文名稱

德州儀器

網址

網址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-9-6 11:30:00

人工找貨

LMK1D2108L價格和庫存,歡迎聯(lián)系客服免費人工找貨

LMK1D2108L規(guī)格書詳情

1 Features

? High-performance LVDS clock buffer family: up to

2GHz

– Dual 1:2 differential buffer

– Dual 1:4 differential buffer

– Dual 1:6 differential buffer

– Dual 1:8 differential buffer

? Supply voltage: 1.71V to 3.465V

? Dual output common mode voltage operation:

– Output common mode voltage: 0.7V at 1.8V

supply voltage.

– Output common mode voltage: 1.2V at 2.5V/

3.3V supply voltage

? Low additive jitter:

– < 17fs RMS typical in 12kHz to

20MHz at 1250.25MHz

– < 22fs RMS typical in 12kHz to

20MHz at 625MHz

– < 60fs RMS maximum in 12kHz to

20MHz at 156.25MHz

– Very low phase noise floor: -164dBc/Hz (typical

at 156.25MHz)

? Very low propagation delay: < 575ps maximum

? Output skew:

– 15ps maximum (LMK1D2102, LMK1D2104)

– 20ps maximum (LMK1D2106, LMK1D2106)

? Part to Part skew: 150ps

? High-swing LVDS (boosted mode): 500mV VOD

typical when AMP_SELA, AMP_SELB= Floating

? Bank enable/disable using AMP_SELA and

AMP_SELB Section 8.4.1

? Fail-safe input operation

? Universal inputs accept LVDS, LVPECL, LVCMOS,

HCSL and CML signal levels

? LVDS reference voltage, VAC_REF, available for

capacitive-coupled inputs

? Extended industrial temperature range: –40°C to

105°C

2 Applications

? Telecommunications and networking

? Medical imaging

? Test and measurement

? Wireless infrastructure

? Pro audio, video and signage

3 Description

The LMK1D210xL is a low noise dual clock buffer

which distributes one input to a maximum of 2

(LMK1D2102L), 4 (LMK1D2104L), 6 (LMK1D2106L)

or 8 (LMK1D2108L) LVDS outputs. The inputs can

either be LVDS, LVPECL, HCSL, CML, or LVCMOS.

The LMK1D210xL is specifically designed for driving

50Ω transmission lines. When driving inputs in singleended

mode, apply the appropriate bias voltage to the

unused negative input pin (see Figure 8-8).

LMK1D210xL buffer offers two output common mode

operation (0.7V and 1.2V) for different operating

supply. The device provides flexibility in design for

DC-coupled mode applications.

AMP_SELA / AMP_SELB control pin can be used

to select different output amplitude LVDS (350mV)

or boosted LVDS (500mV). In addition to amplitude

selection, outputs can be disabled using the same pin.

The part also supports Fail-Safe Input function for

clock and digital input pins. The device further

incorporates an input hysteresis which prevents

random oscillation of the outputs in the absence of

an input signal.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TAIYO/太誘
22+
2.0x1.25
100000
只做原裝正品
詢價
TI原裝
24+
VQFN48
18000
原裝正品 有掛有貨 假一賠十
詢價
TI/德州儀器
25+
原廠封裝
10280
詢價
TI(德州儀器)
24+
VQFN48(7x7)
3238
原裝現(xiàn)貨,免費供樣,技術支持,原廠對接
詢價
TAIYO/太誘
2223+
SMD
26800
只做原裝正品假一賠十為客戶做到零風險
詢價
TAIYO
20+
SMD
3000
原裝
詢價
TAIYO/太誘
23+
SMD
450054
配單、TAIYO/太誘電容全系列在售
詢價
TAIYO/太誘
2447
0805-106K10V
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
TAIYO/太誘
23+
0805
170300
只做原裝現(xiàn)貨/實單可談 /支持含稅拆樣
詢價
TAIYO/太誘
23+
SMD
36000
專業(yè)配單,原裝正品假一罰十,代理渠道價格優(yōu)
詢價