- IC/元器件
- PDF資料
- 商情資訊
- 絲印反查
首頁>K4T51043QB-ZCD5>規(guī)格書詳情
K4T51043QB-ZCD5中文資料三星數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
K4T51043QB-ZCD5 |
功能描述 | 512Mb B-die DDR2 SDRAM |
文件大小 |
591.22 Kbytes |
頁面數(shù)量 |
28 頁 |
生產(chǎn)廠商 | SAMSUNG |
中文名稱 | 三星 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-12 14:09:00 |
人工找貨 | K4T51043QB-ZCD5價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
K4T51043QB-ZCD5規(guī)格書詳情
DDR2 SDRAM
The 512Mb DDR2 SDRAM is organized as a 32Mbit x 4 I/Os x 4banks, 16Mbit x 8 I/Os x 4 banks or 8Mbit x 16 I/Os x 4 banks device. This synchronous device achieves high speed double
data-rate transfer rates of up to 533Mb/sec/pin (DDR2-533) for
general applications.
The chip is designed to comply with the following key DDR2 SDRAM features such as posted CAS with additive latency, write latency = read latency -1, Off-Chip Driver(OCD) impedance
adjustment and On Die Termination.
All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the crosspoint of differential clocks (CK rising and Kfalling). All I/Os are synchronized with a pair ofbidirectional strobes (DQS and DQS) in a source synchronous fashion. The address bus is used to convey row, column, and bank address information in a RAS/CASmultiplexing style. For example, 512Mb(x4) device receive 14/11/2 addressing.
The 512Mb DDR2 device operates with a single 1.8V ± 0.1V power supply and 1.8V ± 0.1V VDDQ.
The 512Mb DDR2 device is available in 60ball FBGAs(x4/x8) and in 84ball FBGAs(x16).
? JEDEC standard 1.8V ± 0.1V Power Supply
? VDDQ = 1.8V ± 0.1V
? 200 MHz fCKfor 400Mb/sec/pin, 267MHz fCKfor 533Mb/sec/pin
? 4 Banks
? Posted CAS
? Programmable CASLatency: 3, 4, 5
? Programmable Additive Latency: 0, 1 , 2 , 3 and 4
? Write Latency(WL) = Read Latency(RL) -1
? Burst Length: 4 , 8(Interleave/nibble sequential)
? Programmable Sequential / Interleave Burst Mode
? Bi-directional DifferentialData-Strobe (Single-ended data strobe is an optional feature)
? Off-Chip Driver(OCD) Impedance Adjustment
? On Die Termination
? Special Function Support
-High Temperature Self-Refresh rate enable
? Average Refresh Period 7.8us at lower than TCASE 85°C, 3.9us at 85°C < TCASE <95 °C
? Package: 60ball FBGA - 128Mx4/64Mx8 , 84ball FBGA - 32Mx16
? All of Lead-free products are compliant for RoHS
產(chǎn)品屬性
- 型號(hào):
K4T51043QB-ZCD5
- 制造商:
Samsung Semiconductor
- 功能描述:
DRAM Chip DDR2 SDRAM 512M-Bit 128Mx4 1.8V 60-Pin FBGA
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SAMSUNG |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
SEC |
2020+ |
BGA |
5600 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價(jià) | ||
SAMSUNG |
0713+ |
FBGA60 |
65 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
SEC |
25+ |
BGA |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) | ||
SAMSUNG/三星 |
24+ |
NA/ |
3865 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
SAMSUNG |
23+ |
FBGA60 |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) | ||
SAMSUNG/三星 |
25+ |
FBGA |
996880 |
只做原裝,歡迎來電資詢 |
詢價(jià) | ||
SAMSUNG/三星 |
2402+ |
BGA |
8324 |
原裝正品!實(shí)單價(jià)優(yōu)! |
詢價(jià) | ||
SEC |
23+ |
BULK BGA |
24 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) | ||
SAMSUNG |
2016+ |
FBGA60 |
9000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) |