首頁>K4N51163QC-ZC>規(guī)格書詳情
K4N51163QC-ZC中文資料三星數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
K4N51163QC-ZC |
功能描述 | 512Mbit gDDR2 SDRAM |
文件大小 |
1.42025 Mbytes |
頁面數(shù)量 |
64 頁 |
生產(chǎn)廠商 | SAMSUNG |
中文名稱 | 三星 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2025-8-14 15:17:00 |
人工找貨 | K4N51163QC-ZC價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多K4N51163QC-ZC規(guī)格書詳情
GENERAL DESCRIPTION
The 512Mb gDDR2 SDRAM chip is organized as 8Mbit x 16 I/O x 4banks banks device. This synchronous device achieve high speed graphic double-data-rate transfer rates of up to 800Mb/sec/pin for general applications. The chip is designed to comply with the following key gDDR2 SDRAM features such as posted CAS with additive latency, write latency = read latency - 1, Off-Chip Driver(OCD) impedance adjustment and On Die Termination. All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK rising and CK falling). All I/Os are synchronized with a pair of bidirectional strobes (DQS and DQS) in a source synchronous fashion. A thirteen bit address bus is used to convey row, column, and bank address information in a RAS/CAS multiplexing style. For example, 512Mb(x16) device receive 13/10/2 addressing. The 512Mb gDDR2 devices operate with a single 1.8V ± 0.1V power supply and 1.8V ± 0.1V VDDQ. The 512Mb gDDR2 devices are available in 84ball FBGAs(x16). FOR 8M x 16Bit x 4 Bank gDDR2 SDRAM
FEATURES
? 1.8V + 0.1V power supply for device operation
? 1.8V + 0.1V power supply for I/O interface
? 4 Banks operation
? Posted CAS
? Programmable CAS Letency : 3,4,5
? Programmable Additive Latency : 0, 1, 2, 3 and 4
? Write Latency (WL) = Read Latency (RL) -1
? Burst Legth : 4 and 8 (Interleave/nibble sequential)
? Programmable Sequential/ Interleave Burst Mode
? Bi-directional Differential Data-Strobe
(Single-ended data-strobe is an optional feature)
? Off-chip Driver (OCD) Impedance Adjustment
? On Die Termination
? Refresh and Self Refresh
Average Refesh Period 7.8us at lower then TCASE 85×C,
3.9us at 85×C < TCASE < 95 ×C
? Lead Free 84 ball FBGA(RoHS compliant)
產(chǎn)品屬性
- 型號:
K4N51163QC-ZC
- 制造商:
SAMSUNG
- 制造商全稱:
Samsung semiconductor
- 功能描述:
512Mbit gDDR2 SDRAM
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
SAMSUNG/三星 |
24+ |
FBGA |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實(shí)單! |
詢價(jià) | ||
SAMSUNG |
23+ |
FBGA |
30000 |
代理全新原裝現(xiàn)貨,價(jià)格優(yōu)勢 |
詢價(jià) | ||
SAMSUNG |
22+ |
BGA |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
SAMSUNG |
23+ |
FBGA |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣! |
詢價(jià) | ||
Samsung |
1716+ |
BGA |
9700 |
只做原裝進(jìn)口,假一罰十 |
詢價(jià) | ||
SAMSUNG |
24+ |
BGA |
65200 |
一級代理/放心采購 |
詢價(jià) | ||
SAMSUNG/三星 |
2447 |
BGA |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價(jià) | ||
SAMSUNG |
23+ |
FBGA |
8000 |
只做原裝現(xiàn)貨 |
詢價(jià) | ||
SAMSUNG |
23+ |
FBGA |
7000 |
詢價(jià) | |||
SAMSUNG |
2016+ |
FBGA |
6523 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) |