最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>JM38510/32503BSA>規(guī)格書詳情

JM38510/32503BSA中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

JM38510/32503BSA
廠商型號

JM38510/32503BSA

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

絲印標(biāo)識

32503BSA

封裝外殼

CFP

文件大小

1.58154 Mbytes

頁面數(shù)量

32

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

美國德州儀器公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-7-31 20:59:00

人工找貨

JM38510/32503BSA價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

JM38510/32503BSA規(guī)格書詳情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
TI
三年內(nèi)
1983
只做原裝正品
詢價(jià)
TI
18+
N/A
6000
主營軍工偏門料,國內(nèi)外都有渠道
詢價(jià)
TI(德州儀器)
2024+
-
500000
誠信服務(wù),絕對原裝原盤
詢價(jià)
TI/德州儀器
23+
DIP
90000
只做自庫存深圳可交貨
詢價(jià)
MOT
24+
CDIP16
3629
原裝優(yōu)勢!房間現(xiàn)貨!歡迎來電!
詢價(jià)
MOTOROLA/摩托羅拉
22+
CDIP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價(jià)
JM38510/32504BRA
2
2
詢價(jià)
TI
24+
SO-14
2250
絕對原裝自家現(xiàn)貨!真實(shí)庫存!歡迎來電!
詢價(jià)
LINEAR/凌特
QQ咨詢
CDIP
271
全新原裝 研究所指定供貨商
詢價(jià)
TI/德州儀器
2402+
CFP-16
8324
原裝正品!實(shí)單價(jià)優(yōu)!
詢價(jià)