最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>ISPLSI5384VE-100LF256I>規(guī)格書詳情

ISPLSI5384VE-100LF256I中文資料萊迪思數(shù)據(jù)手冊PDF規(guī)格書

ISPLSI5384VE-100LF256I
廠商型號

ISPLSI5384VE-100LF256I

功能描述

In-System Programmable 3.3V SuperWIDE??High Density PLD

文件大小

242.23 Kbytes

頁面數(shù)量

22

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡稱

LATTICE萊迪思

中文名稱

萊迪思半導體公司官網(wǎng)

原廠標識
LATTICE
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-2 17:00:00

人工找貨

ISPLSI5384VE-100LF256I價格和庫存,歡迎聯(lián)系客服免費人工找貨

ISPLSI5384VE-100LF256I規(guī)格書詳情

ispLSI 5000VE Description

The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.

Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.

特性 Features

? Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 18000 PLD Gates / 384 Macrocells

— Up to 192 I/O Pins

— 384 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 165 MHz Maximum Operating Frequency

— tpd = 6.0 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

? IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-toMarket, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

? ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with SingleLevel Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks

— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell

產(chǎn)品屬性

  • 型號:

    ISPLSI5384VE-100LF256I

  • 功能描述:

    CPLD - 復雜可編程邏輯器件

  • RoHS:

  • 制造商:

    Lattice

  • 存儲類型:

    EEPROM

  • 大電池數(shù)量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時間:

    2.7 ns

  • 可編程輸入/輸出端數(shù)量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應商 型號 品牌 批號 封裝 庫存 備注 價格
LATTICE/萊迪斯
21+
BGA
20000
百域芯優(yōu)勢 實單必成 可開13點增值稅發(fā)票
詢價
LATTICE
24+
BGA
3
詢價
LATTICE/萊迪斯
2022+
BGA
30000
進口原裝現(xiàn)貨供應,原裝 假一罰十
詢價
23+
BGA256
10000
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
LATTICE
23+
BGA256
8000
只做原裝現(xiàn)貨
詢價
LATTICE
23+
BGA256
7000
詢價
LatticeSemiconductorCorporatio
23+
256-BGA
6320
只做原裝,主打品牌QQ詢價有詢必回
詢價
LatticeSemiconductorCorp
24+
256-FPBGA(17x17)
66800
原廠授權(quán)一級代理,專注汽車、醫(yī)療、工業(yè)、新能源!
詢價
Lattice Semiconductor Corporat
2022+
256-FPBGA(17x17)
38550
全新原裝 支持表配單 中國著名電子元器件獨立分銷
詢價
Lattice Semiconductor Corporat
23+
256-BGA
11200
主營:汽車電子,停產(chǎn)物料,軍工IC
詢價