最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>ISPLSI5256VE-80LT128I>規(guī)格書(shū)詳情

ISPLSI5256VE-80LT128I中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

ISPLSI5256VE-80LT128I
廠商型號(hào)

ISPLSI5256VE-80LT128I

功能描述

In-System Programmable 3.3V SuperWIDE High Density PLD

文件大小

246.54 Kbytes

頁(yè)面數(shù)量

24 頁(yè)

生產(chǎn)廠商 Lattice Semiconductor
企業(yè)簡(jiǎn)稱(chēng)

LATTICE萊迪思

中文名稱(chēng)

萊迪思半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
LATTICE
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-3 23:00:00

人工找貨

ISPLSI5256VE-80LT128I價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

ISPLSI5256VE-80LT128I規(guī)格書(shū)詳情

ispLSI 5000VE Description

The ispLSI 5000VE Family of In-System Programmable High Density Logic Devices is based on Generic Logic Blocks (GLBs) of 32 registered macrocells and a single Global Routing Pool (GRP) structure interconnecting the GLBs.

Outputs from the GLBs drive the Global Routing Pool (GRP) between the GLBs. Switching resources are provided to allow signals in the Global Routing Pool to drive any or all the GLBs in the device. This mechanism allows fast, efficient connections across the entire device.

特性 Features

? Second Generation SuperWIDE HIGH DENSITY IN-SYSTEM PROGRAMMABLE LOGIC DEVICE

— 3.3V Power Supply

— User Selectable 3.3V/2.5V I/O

— 12000 PLD Gates / 256 Macrocells

— Up to 144 I/O Pins

— 256 Registers

— High-Speed Global Interconnect

— SuperWIDE Generic Logic Block (32 Macrocells) for Optimum Performance

— SuperWIDE Input Gating (68 Inputs) for Fast Counters, State Machines, Address Decoders, etc.

— PCB Efficient Ball Grid Array (BGA) Package Options

— Interfaces with Standard 5V TTL Devices

? HIGH PERFORMANCE E2CMOS? TECHNOLOGY

— fmax = 165 MHz Maximum Operating Frequency

— tpd = 6.0 ns Propagation Delay

— TTL/3.3V/2.5V Compatible Input Thresholds and Output Levels

— Electrically Erasable and Reprogrammable

— Non-Volatile

— Programmable Speed/Power Logic Path Optimization

? IN-SYSTEM PROGRAMMABLE

— Increased Manufacturing Yields, Reduced Time-to Market, and Improved Product Quality

— Reprogram Soldered Devices for Faster Debugging

? 100 IEEE 1149.1 BOUNDARY SCAN TESTABLE AND 3.3V IN-SYSTEM PROGRAMMABLE

? ARCHITECTURE FEATURES

— Enhanced Pin-Locking Architecture with Single Level Global Routing Pool and SuperWIDE GLBs

— Wrap Around Product Term Sharing Array Supports up to 35 Product Terms Per Macrocell

— Macrocells Support Concurrent Combinatorial and Registered Functions

— Macrocell Registers Feature Multiple Control Options Including Set, Reset and Clock Enable

— Four Dedicated Clock Input Pins Plus Macrocell Product Term Clocks

— Programmable I/O Supports Programmable Bus Hold, Pull-up, Open Drain and Slew Rate Options

— Four Global Product Term Output Enables, Two Global OE Pins and One Product Term OE per Macrocell

產(chǎn)品屬性

  • 型號(hào):

    ISPLSI5256VE-80LT128I

  • 功能描述:

    CPLD - 復(fù)雜可編程邏輯器件

  • RoHS:

  • 制造商:

    Lattice

  • 存儲(chǔ)類(lèi)型:

    EEPROM

  • 大電池?cái)?shù)量:

    128

  • 最大工作頻率:

    333 MHz

  • 延遲時(shí)間:

    2.7 ns

  • 可編程輸入/輸出端數(shù)量:

    64

  • 工作電源電壓:

    3.3 V

  • 最大工作溫度:

    + 90 C

  • 最小工作溫度:

    0 C

  • 封裝/箱體:

    TQFP-100

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
LATTE/萊迪斯
24+
NA/
48
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢(xún)價(jià)
LATTICE
24+
BGA
80000
只做自己庫(kù)存 全新原裝進(jìn)口正品假一賠百 可開(kāi)13%增
詢(xún)價(jià)
SILICON
20+
SMD
880000
明嘉萊只做原裝正品現(xiàn)貨
詢(xún)價(jià)
LATTICE
2016+
BGA
6528
只做進(jìn)口原裝現(xiàn)貨!假一賠十!
詢(xún)價(jià)
LATTICE
25+23+
BGA
22999
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢(xún)價(jià)
LATTICE
25+
BGA
4500
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售
詢(xún)價(jià)
LATTICE
3
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中!!
詢(xún)價(jià)
LATTCE
22+
BGA
2000
原裝正品現(xiàn)貨
詢(xún)價(jià)
Lattice
17+
6200
100%原裝正品現(xiàn)貨
詢(xún)價(jià)
LATTICE
23+
BGA
5000
原裝正品,假一罰十
詢(xún)價(jià)