首頁(yè)>ISPLSI3256E100LQ>規(guī)格書詳情
ISPLSI3256E100LQ中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
ISPLSI3256E100LQ |
功能描述 | In-System Programmable High Density PLD |
文件大小 |
251.82 Kbytes |
頁(yè)面數(shù)量 |
15 頁(yè) |
生產(chǎn)廠商 | Lattice Semiconductor |
企業(yè)簡(jiǎn)稱 |
LATTICE【萊迪思】 |
中文名稱 | 萊迪思半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-4 16:30:00 |
人工找貨 | ISPLSI3256E100LQ價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多- ISPLSI3256A-50LMI
- ISPLSI3256A-90LQ
- ISPLSI3256E-100LB320
- ISPLSI3256A-70LM
- ISPLSI3256-50LM
- ISPLSI3256A-70LQ
- ISPLSI3256A-70LQI
- ISPLSI3256A-90LM
- ISPLSI3256-70LG
- ISPLSI3256-50LG
- ISPLSI2192VE225LTN128I
- ISPLSI3256E100LB320
- ISPLSI3192
- ISPLSI3192-70LQ
- ISPLSI3192-100LB272I
- ISPLSI3192-70LB272I
- ISPLSI3192-100LB272
- ISPLSI3192-70LB272
ISPLSI3256E100LQ規(guī)格書詳情
描述 Description
The ispLSI 3256E is a High Density Programmable Logic Device containing 512 Registers, 256 Universal I/O pins, five Dedicated Clock Input Pins, 16 Output Routing Pools (ORP) and a Global Routing Pool (GRP) which allows complete inter-connectivity between all of these elements.
特性 Features
? HIGH-DENSITY PROGRAMMABLE LOGIC
— 256 I/O Pins
— 12000 PLD Gates
— 512 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 100 MHz Maximum Operating Frequency
— tpd = 10 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— 5V In-System Programmable (ISP?) using Lattice ISP or Boundary Scan Test (IEEE 1149.1) Protocol
— Increased Manufacturing Yields, Reduced Time-toMarket, and Improved Product Quality
— Reprogram Soldered Devices for Faster Debugging
? 100 IEEE 1149.1 BOUNDARY SCAN COMPATIBLE
? OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue Logic and Structured Designs
— Five Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
? ispDesignEXPERT? – LOGIC COMPILER AND COMPLETE ISP DEVICE DESIGN SYSTEMS FROM HDL SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING
— Superior Quality of Results
— Tightly Integrated with Leading CAE Vendor Tools
— Productivity Enhancing Timing Analyzer, Explore Tools, Timing Simulator and ispANALYZER?
— PC and UNIX Platforms
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Lattic |
25+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票! |
詢價(jià) | |||
LATT |
23+ |
QFP |
7000 |
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)! |
詢價(jià) | ||
LATTICE |
2138+ |
QFP |
8960 |
專營(yíng)BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價(jià) | ||
LATTICE |
24+ |
QFP+ |
3000 |
全新原裝現(xiàn)貨 優(yōu)勢(shì)庫(kù)存 |
詢價(jià) | ||
LATTICE |
05+ |
原廠原裝 |
4366 |
只做全新原裝真實(shí)現(xiàn)貨供應(yīng) |
詢價(jià) | ||
LATTICE |
QFP-304 |
68500 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
LATTICE |
22+ |
QFP |
2000 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
LATTICE |
98+ |
QFP |
3215 |
全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì) |
詢價(jià) | ||
Lattice |
2002+ |
QFP-304 |
22 |
原裝現(xiàn)貨海量庫(kù)存歡迎咨詢 |
詢價(jià) | ||
LATTICE |
25+ |
QFP304 |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) |