首頁(yè)>ISPLSI2032-180LJI>規(guī)格書(shū)詳情
ISPLSI2032-180LJI中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠(chǎng)商型號(hào) |
ISPLSI2032-180LJI |
功能描述 | In-System Programmable High Density PLD |
文件大小 |
145.5 Kbytes |
頁(yè)面數(shù)量 |
15 頁(yè) |
生產(chǎn)廠(chǎng)商 | Lattice Semiconductor |
企業(yè)簡(jiǎn)稱(chēng) |
LATTICE【萊迪思】 |
中文名稱(chēng) | 萊迪思半導(dǎo)體公司官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | LATTICE |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-5 23:01:00 |
人工找貨 | ISPLSI2032-180LJI價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- ISPLSI1048EA-100LT128
- ISPLSI1048EA-170LT128
- ISPLSI1048EA-170LQ128
- ISPLSI1048EA-125LQ128
- ISPLSI2032-110LT48
- ISPLSI2032
- ISPLSI2032-110LJ
- ISPLSI2032-150LT48
- ISPLSI2032-150LJI
- ISPLSI2032-135LJI
- ISPLSI2032-135LT44I
- ISPLSI2032-135LJ
- ISPLSI2032-150LT44
- ISPLSI2032-110LT44
- ISPLSI2032-135LT48
- ISPLSI2032-110LJI
- ISPLSI2032-150LT48I
- ISPLSI2032-135LT48I
ISPLSI2032-180LJI規(guī)格書(shū)詳情
描述 Description
The ispLSI 2032 and 2032A are High Density Programmable Logic Devices. The devices contain 32 Registers, 32 Universal I/O pins, two Dedicated Input Pins, three Dedicated Clock Input Pins, one dedicated Global OE input pin and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 2032 and 2032A feature 5V in system programmability and in-system diagnostic capabilities. The ispLSI 2032 and 2032A offer nonvolatile reprogrammability of the logic, as well as the interconnect to provide truly reconfigurable systems.
特性 Features
? ENHANCEMENTS
— ispLSI 2032A is Fully Form and Function Compat to the ispLSI 2032, with Identical Timing Specifcations and Packaging
— ispLSI 2032A is Built on an Advanced 0.35 Micron E2CMOS? Technology
? HIGH DENSITY PROGRAMMABLE LOGIC
— 1000 PLD Gates
— 32 I/O Pins, Two Dedicated Inputs
— 32 Registers
— High Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 180 MHz Maximum Operating Frequency
— tpd = 5.0 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— In-System Programmable (ISP?) 5V Only
— Increased Manufacturing Yields, Reduced Time-to Market and Improved Product Quality
— Reprogram Soldered Devices for Faster Prototyp
? OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBIL OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine G Logic and Structured Designs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
產(chǎn)品屬性
- 型號(hào):
ISPLSI2032-180LJI
- 制造商:
LATTICE
- 制造商全稱(chēng):
Lattice Semiconductor
- 功能描述:
In-System Programmable High Density PLD
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE(萊迪思) |
24+ |
TQFP-44(10x10) |
1 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢(xún)價(jià) | ||
LATTICE(萊迪思) |
24+ |
TQFP44(10x10) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠(chǎng)技術(shù)支持!!! |
詢(xún)價(jià) | ||
LATTICE |
23+ |
PLCC44 |
20000 |
全新原裝假一賠十 |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
24+ |
PLCC |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢(xún)價(jià) | ||
LATTICE |
24+/25+ |
260 |
原裝正品現(xiàn)貨庫(kù)存價(jià)優(yōu) |
詢(xún)價(jià) | |||
LATT |
23+ |
QFP |
7000 |
絕對(duì)全新原裝!100%保質(zhì)量特價(jià)!請(qǐng)放心訂購(gòu)! |
詢(xún)價(jià) | ||
Lattice |
2000 |
122 |
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中!! |
詢(xún)價(jià) | |||
LATTICE |
24+ |
NA |
2000 |
只做原裝正品現(xiàn)貨 歡迎來(lái)電查詢(xún)15919825718 |
詢(xún)價(jià) | ||
LATTICE |
05+ |
原廠(chǎng)原裝 |
5281 |
只做全新原裝真實(shí)現(xiàn)貨供應(yīng) |
詢(xún)價(jià) | ||
Lattic |
25+ |
25000 |
原廠(chǎng)原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票! |
詢(xún)價(jià) |