首頁>ISPLSI1016E-100LT44>規(guī)格書詳情
ISPLSI1016E-100LT44中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
ISPLSI1016E-100LT44 |
功能描述 | In-System Programmable High Density PLD |
文件大小 |
150.11 Kbytes |
頁面數(shù)量 |
12 頁 |
生產(chǎn)廠商 | LATTICE |
中文名稱 | 萊迪思 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-8 23:00:00 |
人工找貨 | ISPLSI1016E-100LT44價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多ISPLSI1016E-100LT44規(guī)格書詳情
描述 Description
The ispLSI 1016E is a High Density Programmable Logic Device containing 96 Registers, 32 Universal I/O pins, four Dedicated Input pins, three Dedicated Clock Input pins, one Global OE input pin and a Global Routing Pool (GRP). The GRP provides complete interconnectivity between all of these elements. The ispLSI 1016E offers 5V non-volatile in-system programmability of the logic, as well as the interconnect to provide truly reconfigurable systems. A functional superset of the ispLSI 1016 architecture, the ispLSI 1016E device adds a new global output enable pin.
特性 Features
? HIGH-DENSITY PROGRAMMABLE LOGIC
— 2000 PLD Gates
— 32 I/O Pins, Four Dedicated Inputs
— 96 Registers
— High-Speed Global Interconnect
— Wide Input Gating for Fast Counters, State Machines, Address Decoders, etc.
— Small Logic Block Size for Random Logic
? HIGH-PERFORMANCE E2CMOS? TECHNOLOGY
— fmax = 125 MHz Maximum Operating Frequency
— tpd = 7.5 ns Propagation Delay
— TTL Compatible Inputs and Outputs
— Electrically Erasable and Reprogrammable
— Non-Volatile
— 100 Tested at Time of Manufacture
— Unused Product Term Shutdown Saves Power
? IN-SYSTEM PROGRAMMABLE
— In-System Programmable (ISP?) 5V Only
— Increased Manufacturing Yields, Reduced Time-to-Market and Improved Product Quality
— Reprogram Soldered Device for Faster Prototyping
? OFFERS THE EASE OF USE AND FAST SYSTEM SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY OF FIELD PROGRAMMABLE GATE ARRAYS
— Complete Programmable Device Can Combine Glue Logic and Structured Designs
— Enhanced Pin Locking Capability
— Three Dedicated Clock Input Pins
— Synchronous and Asynchronous Clocks
— Programmable Output Slew Rate Control to Minimize Switching Noise
— Flexible Pin Placement
— Optimized Global Routing Pool Provides Global Interconnectivity
— Lead-Free Package Options
產(chǎn)品屬性
- 型號(hào):
ISPLSI1016E-100LT44
- 功能描述:
CPLD - 復(fù)雜可編程邏輯器件 USE ispMACH 4000V
- RoHS:
否
- 制造商:
Lattice
- 存儲(chǔ)類型:
EEPROM
- 大電池?cái)?shù)量:
128
- 最大工作頻率:
333 MHz
- 延遲時(shí)間:
2.7 ns
- 可編程輸入/輸出端數(shù)量:
64
- 工作電源電壓:
3.3 V
- 最大工作溫度:
+ 90 C
- 最小工作溫度:
0 C
- 封裝/箱體:
TQFP-100
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTE/萊迪斯 |
24+ |
NA/ |
3267 |
原裝現(xiàn)貨,當(dāng)天可交貨,原型號(hào)開票 |
詢價(jià) | ||
LATTICE |
23+ |
QFP |
20000 |
全新原裝假一賠十 |
詢價(jià) | ||
LATTICE |
24+ |
QFP |
80000 |
只做自己庫存 全新原裝進(jìn)口正品假一賠百 可開13%增 |
詢價(jià) | ||
xilinx |
22+ |
TQFP |
6800 |
詢價(jià) | |||
LAT |
24+/25+ |
21 |
原裝正品現(xiàn)貨庫存價(jià)優(yōu) |
詢價(jià) | |||
LATTICE |
23+ |
TQFP |
12800 |
##公司主營(yíng)品牌長(zhǎng)期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù) |
詢價(jià) | ||
LATTICE |
25+ |
QFP |
3200 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷售 |
詢價(jià) | ||
LATTICE |
23+ |
NA |
25060 |
只做進(jìn)口原裝,終端工廠免費(fèi)送樣 |
詢價(jià) | ||
LATTICE |
25+ |
QFP |
680 |
原裝現(xiàn)貨熱賣中,提供一站式真芯服務(wù) |
詢價(jià) | ||
Lattice |
2023+ |
QFP |
50000 |
原裝現(xiàn)貨 |
詢價(jià) |