首頁(yè)>IDT79RV3081-50J>規(guī)格書(shū)詳情
IDT79RV3081-50J中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
IDT79RV3081-50J |
功能描述 | RISController with FPA |
文件大小 |
294.33 Kbytes |
頁(yè)面數(shù)量 |
38 頁(yè) |
生產(chǎn)廠商 | IDT |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-11 14:06:00 |
人工找貨 | IDT79RV3081-50J價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多- IDT79RV3081-40
- IDT79RV3081-33MJB
- IDT79RV3081-33PFB
- IDT79RV3081-40FDM
- IDT79RV3081-33JM
- IDT79RV3081-40JM
- IDT79RV3081-40MJ
- IDT79RV3081-33PF
- IDT79RV3081-40MJB
- IDT79RV3081-40MJM
- IDT79RV3081-40PFB
- IDT79RV3081-40PFM
- IDT79RV3081-50FD
- IDT79RV3081-40J
- IDT79RV3081-33JB
- IDT79RV3081-33MJM
- IDT79RV3081-40FD
- IDT79RV3081-50FDB
IDT79RV3081-50J規(guī)格書(shū)詳情
INTRODUCTION
The IDT R3051 family is a series of high-performance 32-bit microprocessors featuring a high-level of integration, and targeted to high-performance but cost sensitive processing applications. The R3051 family is designed to bring the highperformance inherent in the MIPS RISC architecture into low-cost, simplified, power sensitive applications.
FEATURES
? Instruction set compatible with IDT79R3000A, R3041, R3051, and R3071 RISC CPUs
? High level of integration minimizes system cost
— R3000A Compatible CPU
— R3010A Compatible Floating Point Accelerator
— Optional R3000A compatible MMU
— Large Instruction Cache
— Large Data Cache
— Read/Write Buffers
? 43VUPS at 50MHz
— 13MFlops
? Flexible bus interface allows simple, low cost designs
? Optional 1x or 2x clock input
? 20 through 50MHz operation
? V version operates at 3.3V
? 50MHz at 1x clock input and 1/2 bus frequency only
? Large on-chip caches with user configurability
— 16kB Instruction Cache, 4kB Data Cache
— Dynamically configurable to 8kB Instruction Cache, 8kB Data Cache
— Parity protection over data and tag fields
? Low cost 84-pin packaging
? Superset pin- and software-compatible with R3051, R3071
? Multiplexed bus interface with support for low-cost, lowspeed memory systems with a high-speed CPU
? On-chip 4-deep write buffer eliminates memory write stalls
? On-chip 4-deep read buffer supports burst or simple block reads
? On-chip DMA arbiter
? Hardware-based Cache Coherency Support
? Programmable power reduction mode
? Bus Interface can operate at half-processor frequency