最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>IDT74FCT88915TT70PYB>規(guī)格書詳情

IDT74FCT88915TT70PYB中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書

IDT74FCT88915TT70PYB
廠商型號

IDT74FCT88915TT70PYB

功能描述

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

文件大小

140.5 Kbytes

頁面數(shù)量

11

生產(chǎn)廠商

IDT

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-9-14 20:00:00

人工找貨

IDT74FCT88915TT70PYB價格和庫存,歡迎聯(lián)系客服免費人工找貨

IDT74FCT88915TT70PYB規(guī)格書詳情

DESCRIPTION:

The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting in essentially delay across the device. The PLL consists of the phase/frequency detector, charge pump, loop filter and VCO. The VCO is designed for a 2Q operating frequency range of 40MHz to f2Q Max.

FEATURES:

? 0.5 MICRON CMOS Technology

? Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH)

? Max. output frequency: 133MHz

? Pin and function compatible with MC88915T

? 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-compatible

? 3-State outputs

? Output skew < 500ps (max.)

? Duty cycle distortion < 500ps (max.)

? Part-to-part skew: 1ns (from tPD max. spec)

? TTL level output voltage swing

? 64/–15mA drive at TTL output voltage levels

? Available in 28 pin PLCC, LCC and SSOP packages

供應商 型號 品牌 批號 封裝 庫存 備注 價格
IDT
24+
NA/
3509
原裝現(xiàn)貨,當天可交貨,原型號開票
詢價
IDT
2023+
PLCC
8635
一級代理優(yōu)勢現(xiàn)貨,全新正品直營店
詢價
IDT
24+
SSOP48
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價
IDT
2016+
PLCC28
3000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
24+
SOP
5
詢價
IDT
1023
16
公司優(yōu)勢庫存 熱賣中!
詢價
IDT
23+
SOP
5000
原裝正品,假一罰十
詢價
IDT
2450+
PLCC28
9850
只做原廠原裝正品現(xiàn)貨或訂貨假一賠十!
詢價
IDT
2447
PLCC28
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
IDT
23+
48TSSOP
9526
詢價