最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>IDT74FCT88915TT100>規(guī)格書詳情

IDT74FCT88915TT100中文資料IDT數(shù)據(jù)手冊PDF規(guī)格書

IDT74FCT88915TT100
廠商型號

IDT74FCT88915TT100

功能描述

LOW SKEW PLL-BASED CMOS CLOCK DRIVER (WITH 3-STATE)

文件大小

140.5 Kbytes

頁面數(shù)量

11

生產(chǎn)廠商

IDT

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-9-14 22:58:00

人工找貨

IDT74FCT88915TT100價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

IDT74FCT88915TT100規(guī)格書詳情

DESCRIPTION:

The IDT54/74FCT88915TT uses phase-lock loop technology to lock the frequency and phase of outputs to the input reference clock. It provides low skew clock distribution for high performance PCs and workstations. One of the outputs is fed back to the PLL at the FEEDBACK input resulting in essentially delay across the device. The PLL consists of the phase/frequency detector, charge pump, loop filter and VCO. The VCO is designed for a 2Q operating frequency range of 40MHz to f2Q Max.

FEATURES:

? 0.5 MICRON CMOS Technology

? Input frequency range: 10MHz – f2Q Max. spec (FREQ_SEL = HIGH)

? Max. output frequency: 133MHz

? Pin and function compatible with MC88915T

? 5 non-inverting outputs, one inverting output, one 2x output, one ÷2 output; all outputs are TTL-compatible

? 3-State outputs

? Output skew < 500ps (max.)

? Duty cycle distortion < 500ps (max.)

? Part-to-part skew: 1ns (from tPD max. spec)

? TTL level output voltage swing

? 64/–15mA drive at TTL output voltage levels

? Available in 28 pin PLCC, LCC and SSOP packages

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
IDT
2016+
PLCC28
8880
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
IDT
24+
SSOP28
80000
只做自己庫存 全新原裝進(jìn)口正品假一賠百 可開13%增
詢價
IDT
23+
28PLCC
9526
詢價
IDT
25+
NA
65248
百分百原裝現(xiàn)貨 實(shí)單必成
詢價
IDT
25+
PLCC28
3200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
IDT
9916+
SSOP28
12
詢價
IDT
24+
SSOP28
45
詢價
IDT
2402+
PLCC28
8324
原裝正品!實(shí)單價優(yōu)!
詢價
IDT
22+
SSOP28
14008
原裝正品
詢價
IDT
99+
50
優(yōu)勢貨源原裝正品
詢價