最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>HEF4522B>規(guī)格書詳情

HEF4522B中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書

HEF4522B
廠商型號

HEF4522B

功能描述

Programmable 4-bit BCD down counter

文件大小

107.29 Kbytes

頁面數(shù)量

10

生產(chǎn)廠商

PHI

中文名稱

飛利浦

數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2025-8-10 8:01:00

人工找貨

HEF4522B價格和庫存,歡迎聯(lián)系客服免費人工找貨

HEF4522B規(guī)格書詳情

DESCRIPTION

The HEF4522B is a synchronous programmable 4-bit BCD down counter with an active HIGH and an active LOW clock input (CP0, CP1), an asynchronous parallel load input (PL), four parallel inputs (P0 to P3), a cascade feedback input (CF), four buffered parallel outputs (O0 to O3), a terminal count output (TC) and an overriding asynchronous master reset input (MR).

This device is a programmable, cascadable down counter with a decoded TC output for divide-by-n applications. In single stage applications the TC output is connected to PL. CF allows cascade divide-by-n operation with no additional gates required.

Information on P0 to P3 is loaded into the counter while PL is HIGH, independent of all other input conditions except MR, which must be LOW. When PL and CP1 are LOW, the counter advances on a LOW to HIGH transition of CP0. When PL is LOW and CP0 is HIGH, the counter advances on a HIGH to LOW transition of CP1. TC is HIGH when the counter is in the zero state (O0 = O1 = O2 = O3 = LOW) and CF is HIGH and PL is LOW. A HIGH on MR resets the counter (O0 to O3 = LOW) independent of other input conditions.

Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
PHI
21+
DIP-16
17
原裝現(xiàn)貨假一賠十
詢價
PHI
23+
NA
20000
全新原裝假一賠十
詢價
恩XP
23+
SOP
5000
專注配單,只做原裝進口現(xiàn)貨
詢價
恩XP
23+
NA
20094
正納10年以上分銷經(jīng)驗原裝進口正品做服務做口碑有支持
詢價
PHI
22+
DIP
8000
原裝正品支持實單
詢價
PHI
23+
SO-16
5500
現(xiàn)貨,全新原裝
詢價
PHI
24+
SOP
45
詢價
PHI
23+
DIP
83978
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
恩XP
23+
DIP
5000
原裝正品,假一罰十
詢價
恩XP
22+
16DIP
9000
原廠渠道,現(xiàn)貨配單
詢價