HEF4517BU數(shù)據(jù)手冊(cè)恩XP中文資料規(guī)格書

廠商型號(hào) |
HEF4517BU |
功能描述 | Dual 64-bit static shift register |
制造商 | 恩XP 恩XP |
中文名稱 | N智浦 |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-30 16:06:00 |
人工找貨 | HEF4517BU價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書
更多HEF4517BU規(guī)格書詳情
描述 Description
DESCRIPTION
The HEF4517B consists of two identical, independent 64-bit static shift registers. Each register has separate clock (CP), data input (D), parallel input-enable/output-enable (PE/EO) and four 3-state outputs of the 16th, 32nd, 48th and 64th bit positions (O16 to O64). Data at the D input is entered into the first bit on the LOW to HIGH transition of the clock, regardless of the state of PE/EO.
When PE/EO is LOW the outputs are enabled and the device is in the 64-bit serial mode.When PE/EO is HIGH the outputs are disabled (high impedance OFF-state), the 64-bit shift register is divided into four 16-bit shift registers with D, O16, O32 and O48 as data inputs of the 1st, 17th, 33rd, and 49th bit respectively. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
3COM |
新 |
100 |
全新原裝 貨期兩周 |
詢價(jià) | |||
恩XP |
23+ |
標(biāo)準(zhǔn)封裝 |
6000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
PHI |
1726+ |
DIP16 |
6528 |
只做進(jìn)口原裝正品現(xiàn)貨,假一賠十! |
詢價(jià) | ||
PHI |
23+ |
SOP16 |
65480 |
詢價(jià) | |||
恩XP |
23+ |
CDIP |
5000 |
原裝正品,假一罰十 |
詢價(jià) | ||
PHI |
22+ |
CDIP16 |
14008 |
原裝正品 |
詢價(jià) | ||
PHI |
22+ |
CDIP |
8000 |
原裝正品支持實(shí)單 |
詢價(jià) | ||
PHI |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價(jià) | |||
恩XP |
23+ |
N/A |
6000 |
公司只做原裝,可來電咨詢 |
詢價(jià) | ||
PHI |
2023+ |
SOP |
50000 |
原裝現(xiàn)貨 |
詢價(jià) |