最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>HEF4035BT>規(guī)格書詳情

HEF4035BT中文資料飛利浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

HEF4035BT
廠商型號(hào)

HEF4035BT

功能描述

4-bit universal shift register

文件大小

98.07 Kbytes

頁面數(shù)量

8

生產(chǎn)廠商

PHI

中文名稱

飛利浦

數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2025-8-7 18:28:00

人工找貨

HEF4035BT價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

HEF4035BT規(guī)格書詳情

DESCRIPTION

The HEF4035B is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs (P0 to P3), two synchronous serial data inputs (J, K), a synchronous parallel enable input (PE), buffered parallel outputs from all 4-bit positions (O0 to O3), a true/complement input (T/C) and an overriding asynchronous master reset input (MR). Each register is of a D-type master-slave flip-flop.

Operation is synchronous (except for MR) and is edge-triggered on the LOW to HIGH transition of the CP input. When PE is HIGH, data is loaded into the register from P0 to P3 on the LOW to HIGH transition of CP.

When PE is LOW, data is shifted into the first register position from J and K and all the data in the register is shifted one position to the right on the LOW to HIGH transition of CP. D-type entry is obtained by interconnecting J and K. When J = HIGH and K = LOW the first stage is in the toggle mode. When J = LOW and K = HIGH the first stage is in the hold mode.

產(chǎn)品屬性

  • 型號(hào):

    HEF4035BT

  • 功能描述:

    SHIFT REGISTER|CMOS|SOP|16PIN|PLASTIC

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
PHILLIPS
24+/25+
39
原裝正品現(xiàn)貨庫存價(jià)優(yōu)
詢價(jià)
PHILI
2019
DIP
5
原裝現(xiàn)貨支持BOM配單服務(wù)
詢價(jià)
652
23+
06+
65480
詢價(jià)
PHI
21+
DIP-20
30
原裝現(xiàn)貨假一賠十
詢價(jià)
PHI
24+
SMD
6980
原裝現(xiàn)貨,可開13%稅票
詢價(jià)
PHI
23+
SOP-20P
12300
詢價(jià)
TI/德州儀器
21+
DIP28
3000
百域芯優(yōu)勢(shì) 實(shí)單必成 可開13點(diǎn)增值稅發(fā)票
詢價(jià)
恩XP
25+
SOT146
188600
全新原廠原裝正品現(xiàn)貨 歡迎咨詢
詢價(jià)
恩XP
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價(jià)
PHI
22+
CDIP
8000
原裝正品支持實(shí)單
詢價(jià)