最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>HEF40195BD>規(guī)格書詳情

HEF40195BD中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書

HEF40195BD
廠商型號

HEF40195BD

功能描述

4-bit universal shift register

文件大小

77.78 Kbytes

頁面數(shù)量

8

生產(chǎn)廠商 Philips Semiconductors
企業(yè)簡稱

PHI飛利浦

中文名稱

荷蘭皇家飛利浦

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二

更新時間

2025-7-31 17:24:00

人工找貨

HEF40195BD價格和庫存,歡迎聯(lián)系客服免費人工找貨

HEF40195BD規(guī)格書詳情

DESCRIPTION

The HEF40195B is a fully synchronous edge-triggered 4-bit shift register with a clock input (CP), four synchronous parallel data inputs (P0 to P3), two synchronous serial data inputs (J, K), a synchronous parallel enable input (PE), buffered parallel outputs from all 4-bit positions (O0 to O3), a buffered inverted output from the last bit position (O3) and an overriding asynchronous master reset input (MR).

Each register stage is of a D-type master-slave flip-flop. Operation is synchronous (except for MR) and is edge-triggered on the LOW to HIGH transition of the CP input. When PE is LOW, data are loaded into the register from P0 to P3 on the LOW to HIGH transition of CP. When PE is HIGH, data are shifted into the first register position from J and K and all the data in the register are shifted one position to the right on the LOW to HIGH transition of CP. D-type entry is obtained by interconnecting J and K. When J is HIGH and K is LOW, the first stage is in the toggle mode. When J is LOW and K is HIGH, the first stage is in the hold mode.

A LOW on MR resets all four bit positions (O0 to O3 = LOW, O3 = HIGH) independent of all other input conditions

供應商 型號 品牌 批號 封裝 庫存 備注 價格
PHI
21+
CDIP16
20
原裝現(xiàn)貨假一賠十
詢價
PHI
24+
SOP
2987
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電!
詢價
PH
23+
NA
281
專做原裝正品,假一罰百!
詢價
PHI
22+
CDIP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價
ST
25+23+
DIP16
18642
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
PHI
22+
DIP-16
8000
原裝正品支持實單
詢價
PHIL
25+
QFP
3200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
HEF4019BP
5800
5800
詢價
PHI
24+
SOP1
2560
絕對原裝!現(xiàn)貨熱賣!
詢價
PHI
9722
DIP-16
9950
原裝現(xiàn)貨海量庫存歡迎咨詢
詢價