最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>H5DU2562GFR-FAI>規(guī)格書詳情

H5DU2562GFR-FAI中文資料海力士數(shù)據(jù)手冊PDF規(guī)格書

H5DU2562GFR-FAI
廠商型號

H5DU2562GFR-FAI

功能描述

256Mb DDR SDRAM

文件大小

500.74 Kbytes

頁面數(shù)量

28

生產(chǎn)廠商

HYNIX

中文名稱

海力士

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-16 20:22:00

人工找貨

H5DU2562GFR-FAI價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

H5DU2562GFR-FAI規(guī)格書詳情

DESCRIPTION

The H5DU2562GFR is a 268,435,456-bit CMOS Double Data Rate(DDR) Synchronous DRAM, ideally suited for the main memory applications which requires large memory density and high bandwidth.

This Hynix 256Mb DDR SDRAMs offer fully synchronous operations referenced to both rising and falling edges of the clock. While all addresses and control inputs are latched on the rising edges of the CK (falling edges of the /CK), Data, Data strobes and Write data masks inputs are sampled on both rising and falling edges of it. The data paths are internally pipelined and 2-bit prefetched to achieve very high bandwidth. All input and output voltage levels are compatible with SSTL_2.

FEATURES

? VDD, VDDQ = 2.5V +/- 0.2V

? All inputs and outputs are compatible with SSTL_2 interface

? Fully differential clock inputs (CK, /CK) operation

? Double data rate interface

? Source synchronous - data transaction aligned to bidirectional data strobe (DQS)

? x16 device has two bytewide data strobes (UDQS, LDQS) per each x8 I/O

? Data outputs on DQS edges when read (edged DQ) Data inputs on DQS centers when write (centered DQ)

? On chip DLL align DQ and DQS transition with CK transition

? DM mask write data-in at the both rising and falling edges of the data strobe

? All addresses and control inputs except data, data strobes and data masks latched on the rising edges of the clock

? Programmable CAS latency 2/2.5 (DDR200, 266, 333), 3 (DDR400) and 4 (DDR500) supported

? Programmable burst length 2/4/8 with both sequential and interleave mode

? Internal four bank operations with single pulsed/RAS

? Auto refresh and self refresh supported

? tRAS lock out function supported

? 8192 refresh cycles/64ms

? 60 Ball FBGA Package Type

? This product is in compliance with the directive pertaining of RoHS.

產(chǎn)品屬性

  • 型號:

    H5DU2562GFR-FAI

  • 制造商:

    HYNIX

  • 制造商全稱:

    Hynix Semiconductor

  • 功能描述:

    256Mb DDR SDRAM

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價(jià)格
Hynix
11+
BGA60
4220
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
現(xiàn)代
2012+
10000
全新原裝進(jìn)口自己庫存優(yōu)勢
詢價(jià)
HYNIX
24+
TSOP66
9800
全新進(jìn)口原裝現(xiàn)貨假一罰十
詢價(jià)
Hynix
24+
BGA60
20000
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅!!
詢價(jià)
Skhynix
1844+
.
6528
只做原裝正品假一賠十為客戶做到零風(fēng)險(xiǎn)!!
詢價(jià)
Hynix
21+
BGA60
4220
原裝現(xiàn)貨假一賠十
詢價(jià)
HYNIX
TSOP
1021
正品原裝--自家現(xiàn)貨-實(shí)單可談
詢價(jià)
HYNIX
17+
TSOP
6200
100%原裝正品現(xiàn)貨
詢價(jià)
HYNIX
25+
TSOP66
12588
原裝正品,自己庫存 假一罰十
詢價(jià)
HYNIX
23+
TSOP66
5000
原裝正品,假一罰十
詢價(jià)