最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>H5AN8G8NAFR-UHC>規(guī)格書詳情

H5AN8G8NAFR-UHC中文資料海力士數(shù)據(jù)手冊(cè)PDF規(guī)格書

H5AN8G8NAFR-UHC
廠商型號(hào)

H5AN8G8NAFR-UHC

功能描述

8Gb DDR4 SDRAM Lead-Free&Halogen-Free (RoHS Compliant)

文件大小

821.06 Kbytes

頁面數(shù)量

45

生產(chǎn)廠商

HYNIX

中文名稱

海力士

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-9 12:00:00

人工找貨

H5AN8G8NAFR-UHC價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

H5AN8G8NAFR-UHC規(guī)格書詳情

描述 Description

The H5AN8G4NAFR-xxC, H5AN8G8NAFR-xxC and H5AN8G6NAFR-xxC are a 8Gb CMOS Double Data Rate

IV (DDR4) Synchronous DRAM, ideally suited for the main memory applications which requires large memory

density and high bandwidth. SK hynix 8Gb DDR4 SDRAMs offer fully synchronous operations referenced

to both rising and falling edges of the clock. While all addresses and control inputs are latched on

the rising edges of the CK (falling edges of the CK), Data, Data strobes and Write data masks inputs are

sampled on both rising and falling edges of it. The data paths are internally pipelined and 8-bit prefetched

to achieve very high bandwidth.

FEATURES

? VDD=VDDQ=1.2V +/- 0.06V

? Fully differential clock inputs (CK, CK) operation

? Differential Data Strobe (DQS, DQS)

? On chip DLL align DQ, DQS and DQS transition with CK ?

transition

? DM masks write data-in at the both rising and falling ?

edges of the data strobe

? All addresses and control inputs except data, data

strobes and data masks latched on the rising edges of

the clock

? Programmable CAS latency 9, 10, 11, 12, 13, 14, 15,

16, 17, 18, 19 and 20 supported

? Programmable additive latency 0, CL-1, and CL-2 ?

supported (x4/x8 only)

? Programmable CAS Write latency (CWL) = 9, 10, 11,

12, 14, 16, 18

? Programmable burst length 4/8 with both nibble ?

sequential and interleave mode

? BL switch on the fly

? 16banks

? Average Refresh Cycle (Tcase of 0 oC~ 95 oC)

- 7.8 μs at 0oC ~ 85 oC

- 3.9 μs at 85oC ~ 95 oC

? JEDEC standard 78ball FBGA(x4/x8), 96ball FBGA(x16)

? Driver strength selected by MRS

? Dynamic On Die Termination supported

? Two Termination States such as RTT_PARK and

RTT_NOM switchable by ODT pin

? Asynchronous RESET pin supported

? ZQ calibration supported

? TDQS (Termination Data Strobe) supported (x8 only)

? Write Levelization supported

? 8 bit pre-fetch

? This product in compliance with the RoHS directive.

? Internal Vref DQ level generation is available

? Write CRC is supported at all speed grades

? Maximum Power Saving Mode is supported

? TCAR(Temperature Controlled Auto Refresh) mode is

supported

? LP ASR(Low Power Auto Self Refresh) mode is supported

? Fine Granularity Refresh is supported

? Per DRAM Addressability is supported

? Geardown Mode(1/2 rate, 1/4 rate) is supported

? Programable Preamble for read and write is supported

? Self Refresh Abort is supported

? CA parity (Command/Address Parity) mode is supported

? Bank Grouping is applied, and CAS to CAS latency

(tCCD_L, tCCD_S) for the banks in the same or different

bank group accesses are available

? DBI(Data Bus Inversion) is supported(x8)

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
SKHYNIX/海力士
24+
BGA
4183
全新原裝正品現(xiàn)貨可開票
詢價(jià)
SKHYNIX/海力士
24+
FBGA
9000
只做原裝正品 有掛有貨 假一賠十
詢價(jià)
SKHYNIX
存儲(chǔ)器
BGA
40160
SKHYNIX存儲(chǔ)芯片H5AN8G8NAFR-UHC即刻詢購立享優(yōu)惠#長期有貨
詢價(jià)
SKHYNIX
2447
BGA
100500
一級(jí)代理專營品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長期排單到貨
詢價(jià)
SK HYNIX SEMICONDUCTOR
23+
SMD
880000
明嘉萊只做原裝正品現(xiàn)貨
詢價(jià)
SK HYNIX
22+
NA
350
原裝正品支持實(shí)單
詢價(jià)
SK hynix/海力士
24+
BGA78
39500
進(jìn)口原裝現(xiàn)貨 支持實(shí)單價(jià)優(yōu)
詢價(jià)
SK(海力士)
24+
-
10048
原廠可訂貨,技術(shù)支持,直接渠道。可簽保供合同
詢價(jià)
SKHYNIX
24+
BGA
8700
鄭重承諾只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
SKHYNIX/海力士
22+
FBGA
50000
進(jìn)口原裝正品工廠優(yōu)勢(shì)庫存
詢價(jià)