首頁>GTLP16T1655MTD>規(guī)格書詳情
GTLP16T1655MTD集成電路(IC)的通用總線功能規(guī)格書PDF中文資料

廠商型號 |
GTLP16T1655MTD |
參數(shù)屬性 | GTLP16T1655MTD 封裝/外殼為64-TFSOP(0.240",6.10mm 寬);包裝為管件;類別為集成電路(IC)的通用總線功能;產(chǎn)品描述:IC UNIV BUS TXRX 16BIT 64TSSOP |
功能描述 | 16-Bit LVTTL/GTLP Universal Bus Transceiver |
封裝外殼 | 64-TFSOP(0.240",6.10mm 寬) |
文件大小 |
107.76 Kbytes |
頁面數(shù)量 |
14 頁 |
生產(chǎn)廠商 | Fairchild Fairchild Semiconductor |
中文名稱 | 仙童半導(dǎo)體 飛兆/仙童半導(dǎo)體公司 |
網(wǎng)址 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-9-6 20:36:00 |
人工找貨 | GTLP16T1655MTD價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
GTLP16T1655MTD規(guī)格書詳情
General Description
The GTLP16T1655 is a 16-bit universal bus transceiver that provides LVTTL to GTLP signal level translation. It allows for transparent, latched and clocked modes of data transfer. The device provides a high speed interface between cards operating at LVTTL logic levels and a backplane operating at GTLP logic levels. High speed backplane operation is a direct result of GTLP’s reduced output swing (<1V), reduced input threshold levels and output edge rate control. The edge rate control minimizes bus set tling time. GTLP is a Fairchild Semiconductor derivative of the Gunning Transceiver Logic (GTL) JEDEC standard JESD8-3.
Fairchild’s GTLP has internal edge-rate control and is process, voltage, and temperature (PVT) compensated. Its function is similar to BTL and GTL but with different output levels and receiver threshold. GTLP output LOW level is typically less than 0.5V, the output level HIGH is 1.5V and the receiver threshold is 1.0V.
特性 Features
■ Bidirectional interface between GTLP and LVTTL logic levels
■ Variable edge rate control pin to select desired edge rate
on the GTLP backplane (VERC)
■ VREF pin provides external supply reference voltage for
receiver threshold adjustibility
■ Special PVT compensation circuitry to provide consis
tent performance over variations of process, supply volt
age and temperature
■ TTL compatible driver and control inputs
■ Designed using Fairchild advanced BiCMOS technology
■ Bushold data inputs on A port to eliminate the need for
external pull-up resistors for unused inputs
■ Power up/down and power off high impedance for live insertion
■ Open drain on GTLP to support wired-or connection
■ Flow through pinout optimizes PCB layout
■ D-type flip-flop, latch and transparent data paths
■ A Port source/sink ?24mA/+24mA
■ B Port sink +100mA
■ Partitioned as two 8-bit transceivers with individual latch
timing and output control but with a common clock
■ External pin to pre-condition I/O capacitance to high
state (VCCBIAS)
產(chǎn)品屬性
- 產(chǎn)品編號:
GTLP16T1655MTD
- 制造商:
onsemi
- 類別:
集成電路(IC) > 通用總線功能
- 系列:
74GTLP
- 包裝:
管件
- 邏輯類型:
通用總線收發(fā)器
- 電路數(shù):
16 位
- 電流 - 輸出高、低:
24mA,24mA
- 電壓 - 供電:
3V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
64-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
64-TSSOP
- 描述:
IC UNIV BUS TXRX 16BIT 64TSSOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
23+ |
原廠封裝 |
11888 |
專做原裝正品,假一罰百! |
詢價 | |||
FAIRCHILD |
20+ |
TSSOP |
2960 |
誠信交易大量庫存現(xiàn)貨 |
詢價 | ||
FSC |
TSSOP 64PIN |
58 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | |||
FSC |
25+ |
QFP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
FAIRCHILD/仙童 |
23+ |
TO-220 SOT-186A |
10000 |
原廠授權(quán)一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種 |
詢價 | ||
FAIRCHILD |
24+ |
TSSOP |
880 |
詢價 | |||
FAIRCHILD |
07+ |
22 |
公司優(yōu)勢庫存 熱賣中! |
詢價 | |||
Fairchild/ON |
22+ |
64TSSOP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
FAIRCHILD/仙童 |
2450+ |
TSOP-64 |
8850 |
只做原裝正品假一賠十為客戶做到零風(fēng)險!! |
詢價 | ||
onsemi(安森美) |
24+ |
TSSOP64 |
1495 |
原裝現(xiàn)貨,免費供樣,技術(shù)支持,原廠對接 |
詢價 |