首頁(yè)>GAL20V8B-7LP>規(guī)格書(shū)詳情
GAL20V8B-7LP中文資料萊迪思數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
GAL20V8B-7LP |
功能描述 | High Performance E2CMOS PLD Generic Array Logic |
文件大小 |
308.03 Kbytes |
頁(yè)面數(shù)量 |
23 頁(yè) |
生產(chǎn)廠商 | Lattice |
中文名稱(chēng) | 萊迪思 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-5 11:46:00 |
人工找貨 | GAL20V8B-7LP價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
GAL20V8B-7LP規(guī)格書(shū)詳情
描述 Description
The GAL20V8C, at 5ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently.
The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL20V8 are the PAL architectures listed in the table of the macrocell description section. GAL20V8 devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility.
特性 Features
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— 5 ns Maximum Propagation Delay
— Fmax = 166 MHz
— 4 ns Maximum from Clock Input to Data Output
— UltraMOS? Advanced CMOS Technology
? 50 to 75 REDUCTION IN POWER FROM BIPOLAR
— 75mA Typ Icc on Low Power Device
— 45mA Typ Icc on Quarter Power Device
? ACTIVE PULL-UPS ON ALL PINS
? E2 CELL TECHNOLOGY
— Reconfigurable Logic
— Reprogrammable Cells
— 100 Tested/100 Yields
— High Speed Electrical Erasure (<100ms)
— 20 Year Data Retention
? EIGHT OUTPUT LOGIC MACROCELLS
— Maximum Flexibility for Complex Logic Designs
— Programmable Output Polarity
— Also Emulates 24-pin PAL? Devices with Full Function/Fuse Map/Parametric Compatibility
? PRELOAD AND POWER-ON RESET OF ALL REGISTERS
— 100 Functional Testability
? APPLICATIONS INCLUDE:
— DMA Control
— State Machine Control
— High Speed Graphics Processing
— Standard Logic Speed Upgrade
產(chǎn)品屬性
- 型號(hào):
GAL20V8B-7LP
- 功能描述:
SPLD - 簡(jiǎn)單可編程邏輯器件 HI PERF E2CMOS PLD
- RoHS:
否
- 制造商:
Texas Instruments
- 邏輯系列:
TICPAL22V10Z
- 大電池?cái)?shù)量:
10
- 最大工作頻率:
66 MHz
- 延遲時(shí)間:
25 ns
- 工作電源電壓:
4.75 V to 5.25 V
- 電源電流:
100 uA
- 最大工作溫度:
+ 75 C
- 最小工作溫度:
0 C
- 安裝風(fēng)格:
Through Hole
- 封裝/箱體:
DIP-24
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICE |
23+ |
DIP |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣(mài)! |
詢(xún)價(jià) | ||
LATTICE |
25+ |
DIP24 |
2650 |
原裝優(yōu)勢(shì)!絕對(duì)公司現(xiàn)貨 |
詢(xún)價(jià) | ||
Lattice |
25+ |
DIP |
404 |
原裝正品,假一罰十! |
詢(xún)價(jià) | ||
LATTICE |
24+ |
DIP24 |
4000 |
原裝原廠代理 可免費(fèi)送樣品 |
詢(xún)價(jià) | ||
LATTICE |
23+ |
DIP |
27189 |
##公司主營(yíng)品牌長(zhǎng)期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù) |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
25+ |
DIP24 |
32360 |
LATTICE/萊迪斯全新特價(jià)GAL20V8B-7LP即刻詢(xún)購(gòu)立享優(yōu)惠#長(zhǎng)期有貨 |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
23+ |
DIP-24 |
10000 |
原廠授權(quán)一級(jí)代理,專(zhuān)業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種 |
詢(xún)價(jià) | ||
LATTICE |
214 |
DIP |
34 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
23+ |
DIP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢(xún)價(jià) | ||
LATTICESEMI |
23+ |
PDIP |
11888 |
專(zhuān)做原裝正品,假一罰百! |
詢(xún)價(jià) |