首頁(yè)>GAL20V8B-15LP>規(guī)格書(shū)詳情
GAL20V8B-15LP集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書(shū)PDF中文資料

廠商型號(hào) |
GAL20V8B-15LP |
參數(shù)屬性 | GAL20V8B-15LP 封裝/外殼為24-DIP(0.300",7.62mm);包裝為管件;類(lèi)別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 8MC 15NS 24DIP |
功能描述 | High Performance E2CMOS PLD Generic Array Logic |
封裝外殼 | 24-DIP(0.300",7.62mm) |
文件大小 |
308.03 Kbytes |
頁(yè)面數(shù)量 |
23 頁(yè) |
生產(chǎn)廠商 | Lattice |
中文名稱(chēng) | 萊迪思 |
網(wǎng)址 | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-9-8 13:28:00 |
人工找貨 | GAL20V8B-15LP價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
GAL20V8B-15LP規(guī)格書(shū)詳情
描述 Description
The GAL20V8C, at 5ns maximum propagation delay time, combines a high performance CMOS process with Electrically Erasable (E2) floating gate technology to provide the highest speed performance available in the PLD market. High speed erase times (<100ms) allow the devices to be reprogrammed quickly and efficiently.
The generic architecture provides maximum design flexibility by allowing the Output Logic Macrocell (OLMC) to be configured by the user. An important subset of the many architecture configurations possible with the GAL20V8 are the PAL architectures listed in the table of the macrocell description section. GAL20V8 devices are capable of emulating any of these PAL architectures with full function/fuse map/parametric compatibility.
特性 Features
? HIGH PERFORMANCE E2CMOS? TECHNOLOGY
— 5 ns Maximum Propagation Delay
— Fmax = 166 MHz
— 4 ns Maximum from Clock Input to Data Output
— UltraMOS? Advanced CMOS Technology
? 50 to 75 REDUCTION IN POWER FROM BIPOLAR
— 75mA Typ Icc on Low Power Device
— 45mA Typ Icc on Quarter Power Device
? ACTIVE PULL-UPS ON ALL PINS
? E2 CELL TECHNOLOGY
— Reconfigurable Logic
— Reprogrammable Cells
— 100 Tested/100 Yields
— High Speed Electrical Erasure (<100ms)
— 20 Year Data Retention
? EIGHT OUTPUT LOGIC MACROCELLS
— Maximum Flexibility for Complex Logic Designs
— Programmable Output Polarity
— Also Emulates 24-pin PAL? Devices with Full Function/Fuse Map/Parametric Compatibility
? PRELOAD AND POWER-ON RESET OF ALL REGISTERS
— 100 Functional Testability
? APPLICATIONS INCLUDE:
— DMA Control
— State Machine Control
— High Speed Graphics Processing
— Standard Logic Speed Upgrade
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
GAL20V8B-15LP
- 制造商:
Lattice Semiconductor Corporation
- 類(lèi)別:
集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)
- 系列:
GAL?20V8
- 包裝:
管件
- 可編程類(lèi)型:
EE PLD
- 供電電壓 - 內(nèi)部:
4.75V ~ 5.25V
- 工作溫度:
0°C ~ 75°C(TA)
- 安裝類(lèi)型:
通孔
- 封裝/外殼:
24-DIP(0.300",7.62mm)
- 供應(yīng)商器件封裝:
24-PDIP
- 描述:
IC CPLD 8MC 15NS 24DIP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
LATTICESEMI |
23+ |
PDIP |
11888 |
專(zhuān)做原裝正品,假一罰百! |
詢(xún)價(jià) | ||
LATTICE |
23+24 |
DIP- |
9680 |
原盒原標(biāo).進(jìn)口原裝.支持實(shí)單 .價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
2402+ |
DIP24 |
8324 |
原裝正品!實(shí)單價(jià)優(yōu)! |
詢(xún)價(jià) | ||
LATTICE |
23+ |
DIP |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價(jià)熱賣(mài)! |
詢(xún)價(jià) | ||
LATTICE |
24+ |
DIP |
5645 |
公司原廠原裝現(xiàn)貨假一罰十!特價(jià)出售!強(qiáng)勢(shì)庫(kù)存! |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
23+ |
DIP |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢(xún)價(jià) | ||
LATTICE/萊迪斯 |
25+ |
DIP |
13800 |
原裝,請(qǐng)咨詢(xún) |
詢(xún)價(jià) | ||
LATTICE |
1902+ |
DIP |
2734 |
代理品牌 |
詢(xún)價(jià) | ||
LATTICE |
DIP24 |
95+ |
49 |
全新原裝進(jìn)口自己庫(kù)存優(yōu)勢(shì) |
詢(xún)價(jià) | ||
Lattice |
19 |
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中!! |
詢(xún)價(jià) |