最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁 >EPM3256AQC208-10>規(guī)格書列表

零件型號下載 訂購功能描述制造商 上傳企業(yè)LOGO

EPM3256AQC208-10

Programmable Logic Device Family;

General Description\nMAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricatedwith advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the –4, –5, –6, –7, and –10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 2.Features...\n■ High–performance, low–cost CMOS EEPROM–based programmable logic devices (PLDs) built on a MAX? architecture (see Table 1)\n■ 3.3-V in-system programmability(ISP) through the built–in IEEE Std. 1149.1 Joint Test ActionGroup (JTAG) interface with advanced pin-locking capability\n– ISP circuitry compliant with IEEE Std. 1532\n■ Built–in boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990\n■ Enhanced ISP features:\n– Enhanced ISP algorithm for faster programming\n– ISP_Done bit to ensure complete programming\n– Pull-up resistor on I/O pinsduring in–system programming\n■ High–density PLDs ranging from 600 to 10,000 usable gates\n■ 4.5–ns pin–to–pin logic delays with counter frequencies of up to 227.3 MHz\n■ MultiVoltTM\nI/O interface enabling the device core to run at 3.3 V, while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic levels\n■ Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), plastic J–lead chip carrier (PLCC), and FineLine BGATM packages\n■ Hot–socketing support\n■ Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance\n■ Industrial temperature range\n■ PCI compatible\n■ Bus–friendly architecture including programmable slew–rate control\n■ Open–drain output option\n■ Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls\n■ Programmable power–saving mode for a power reduction of over 50%in each macrocell\n■ Configurable expander product–term distribution, allowing up to 32 product terms per macrocell\n■ Programmable security bit for protection of proprietary designs\n■ Enhanced architectural features, including:\n– 6 or 10 pin– or logic–driven output enable signals\n– Two global clock signals with optional inversion\n– Enhanced interconnect resources for improved routability\n– Programmable output slew–rate control\n■ Software design support and automatic place–and–route provided by Altera’s development systems for Windows–based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations\n■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from\nthird–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest\n■ Programming support with the Altera master programming unit (MPU), MasterBlasterTM communications cable, ByteBlasterMVTM parallel port download cable, BitBlasterTM serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports JamTM\nStandard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

IntelIntel Corporation

英特爾

EPM3256AQC208-10

Programmable Logic Device Family

AlteraAltera Corporation

阿爾特阿爾特拉公司

EPM3256AQC208-10

Package:208-BFQFP;包裝:管件 類別:集成電路(IC) CPLD(復雜可編程邏輯器件) 描述:IC CPLD 256MC 10NS 208QFP

IntelIntel Corporation

英特爾

EPM3256AQC208-10N

Programmable Logic Device Family

AlteraAltera Corporation

阿爾特阿爾特拉公司

EPM3256AQC208-10N

Package:208-BFQFP;包裝:托盤 類別:集成電路(IC) CPLD(復雜可編程邏輯器件) 描述:IC CPLD 256MC 10NS 208QFP

IntelIntel Corporation

英特爾

CL3256AQC208-10

LaserProcessedLogicDeviceFamily

-LaserProcessedLogicDevice(LPLD?)technologyoffers theultimatecombinationofperformance,flexibility,and lowcost -Functionally,architecturally,andelectricallycompatible withindustry-standardAltera?MAX?3000 -HighDensity 5,000Usablegates 256Macrocells 158Maximum

etc2List of Unclassifed Manufacturers

etc未分類制造商etc2未分類制造商

產品屬性

  • 產品編號:

    EPM3256AQC208-10

  • 制造商:

    Intel

  • 類別:

    集成電路(IC) > CPLD(復雜可編程邏輯器件)

  • 系列:

    MAX? 3000A

  • 包裝:

    管件

  • 可編程類型:

    系統(tǒng)內可編程

  • 供電電壓 - 內部:

    3V ~ 3.6V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    208-BFQFP

  • 供應商器件封裝:

    208-PQFP(28x28)

  • 描述:

    IC CPLD 256MC 10NS 208QFP

供應商型號品牌批號封裝庫存備注價格
ALTERA
21+
QFP208
3000
進口原裝正品現貨價格有優(yōu)勢
詢價
ALTERA(阿爾特拉)
24+
標準封裝
7743
我們只是原廠的搬運工
詢價
ALTERA/阿爾特拉
25+
QFP208
32000
ALTERA/阿爾特拉全新特價EPM3256AQC208-10即刻詢購立享優(yōu)惠#長期有貨
詢價
ALTERA
23+
QFP
3200
亞太地區(qū)ALTERA(阿特拉)專業(yè)分銷商公司專賣產品
詢價
ALTERA
2020+
QFP208
18600
百分百原裝正品 真實公司現貨庫存 本公司只做原裝 可
詢價
ALTERA
23+
208PQFP
5600
詢價
ALTERA
20+
QFP
159
英卓爾科技,進口原裝現貨!
詢價
ALTERA(阿爾特拉)
23+
特價
6000
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
ALTERA/阿爾特拉
2015+
QFP
5700
進口原裝正品 能17%開增值發(fā)票
詢價
ALTERA
24+
QFP-208
4000
原裝原廠代理 可免費送樣品
詢價
更多EPM3256AQC208-10供應商 更新時間2025-7-29 15:01:00