最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>EPM3064ATC100-4>規(guī)格書詳情

EPM3064ATC100-4集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件)規(guī)格書PDF中文資料

EPM3064ATC100-4
廠商型號(hào)

EPM3064ATC100-4

參數(shù)屬性

EPM3064ATC100-4 封裝/外殼為100-TQFP;包裝為管件;類別為集成電路(IC)的CPLD(復(fù)雜可編程邏輯器件);產(chǎn)品描述:IC CPLD 64MC 4.5NS 100TQFP

功能描述

Programmable Logic Device Family

封裝外殼

100-TQFP

文件大小

715.02 Kbytes

頁(yè)面數(shù)量

46 頁(yè)

生產(chǎn)廠商

ALTERA

中文名稱

阿爾特

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-10 12:20:00

人工找貨

EPM3064ATC100-4價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

EPM3064ATC100-4規(guī)格書詳情

General Description

MAX 3000A devices are low–cost, high–performance devices based on the Altera MAX architecture. Fabricatedwith advanced CMOS technology, the EEPROM–based MAX 3000A devices operate with a 3.3-V supply voltage and provide 600 to 10,000 usable gates, ISP, pin-to-pin delays as fast as 4.5 ns, and counter speeds of up to 227.3 MHz. MAX 3000A devices in the –4, –5, –6, –7, and –10 speed grades are compatible with the timing requirements of the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2. See Table 2.

Features...

■ High–performance, low–cost CMOS EEPROM–based programmable logic devices (PLDs) built on a MAX?

architecture (see Table 1)

■ 3.3-V in-system programmability(ISP) through the built–in IEEE Std. 1149.1 Joint Test ActionGroup (JTAG) interface with advanced pin-locking capability

– ISP circuitry compliant with IEEE Std. 1532

■ Built–in boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990

■ Enhanced ISP features:

– Enhanced ISP algorithm for faster programming

– ISP_Done bit to ensure complete programming

– Pull-up resistor on I/O pinsduring in–system programming

■ High–density PLDs ranging from 600 to 10,000 usable gates

■ 4.5–ns pin–to–pin logic delays with counter frequencies of up to 227.3 MHz

■ MultiVoltTM I/O interface enabling the device core to run at 3.3 V, while I/O pins are compatible with 5.0–V, 3.3–V, and 2.5–V logic levels

■ Pin counts ranging from 44 to 256 in a variety of thin quad flat pack (TQFP), plastic quad flat pack (PQFP), plastic J–lead chip carrier (PLCC), and FineLine BGATM packages

■ Hot–socketing support

■ Programmable interconnect array (PIA) continuous routing structure for fast, predictable performance

■ Industrial temperature range

■ PCI compatible

■ Bus–friendly architecture including programmable slew–rate control

■ Open–drain output option

■ Programmable macrocell flipflops with individual clear, preset, clock, and clock enable controls

■ Programmable power–saving mode for a power reduction of over 50in each macrocell

■ Configurable expander product–term distribution, allowing up to 32 product terms per macrocell

■ Programmable security bit for protection of proprietary designs

■ Enhanced architectural features, including:

– 6 or 10 pin– or logic–driven output enable signals

– Two global clock signals with optional inversion

– Enhanced interconnect resources for improved routability

– Programmable output slew–rate control

■ Software design support and automatic place–and–route provided by Altera’s development systems for Windows–based PCs and Sun SPARCstations, and HP 9000 Series 700/800 workstations

■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), Verilog HDL, VHDL, and other interfaces to popular EDA tools from third–party manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, and VeriBest

■ Programming support with the Altera master programming unit (MPU), MasterBlasterTM communications cable, ByteBlasterMVTM parallel port download cable, BitBlasterTM serial download cable as well as programming hardware from third–party manufacturers and any in–circuit tester that supports JamTM Standard Test and Programming Language (STAPL) Files (.jam), Jam STAPL Byte-Code Files (.jbc), or Serial Vector Format Files (.svf)

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    EPM3064ATC100-4

  • 制造商:

    Intel

  • 類別:

    集成電路(IC) > CPLD(復(fù)雜可編程邏輯器件)

  • 系列:

    MAX? 3000A

  • 包裝:

    管件

  • 可編程類型:

    系統(tǒng)內(nèi)可編程

  • 供電電壓 - 內(nèi)部:

    3V ~ 3.6V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    100-TQFP

  • 供應(yīng)商器件封裝:

    100-TQFP(14x14)

  • 描述:

    IC CPLD 64MC 4.5NS 100TQFP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
ALTERA/阿爾特拉
23+
256BGA
90000
只做原裝 !全系列供應(yīng)可長(zhǎng)期供貨穩(wěn)定價(jià)格優(yōu)勢(shì)!
詢價(jià)
ALTERA(阿爾特拉)
2511
N/A
4000
電子元器件采購(gòu)降本 30%!盈慧通原廠直采,砍掉中間差價(jià)
詢價(jià)
ALTERA
22+
TQFP
2200
原裝現(xiàn)貨,假一罰十
詢價(jià)
ALLTER
23+
QFP
10000
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢價(jià)
ALT
三年內(nèi)
1983
只做原裝正品
詢價(jià)
ALTERA
12+
QFP
100000
公司主營(yíng)ALTERA系列,全新原裝,正品供應(yīng)
詢價(jià)
ALTERA
25+
QFP小
500
原裝現(xiàn)貨熱賣中,提供一站式真芯服務(wù)
詢價(jià)
ALTERA/阿爾特拉
2447
QFP
100500
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢價(jià)
TT Electronics plc
TO-3
6850
萊克訊每片來自原廠原盒原包裝假一罰十價(jià)優(yōu)
詢價(jià)
ALTERA
23+
TQFP
12800
##公司主營(yíng)品牌長(zhǎng)期供應(yīng)100%原裝現(xiàn)貨可含稅提供技術(shù)
詢價(jià)