最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>EPF10K50E>規(guī)格書(shū)詳情

EPF10K50E集成電路(IC)的FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列)規(guī)格書(shū)PDF中文資料

EPF10K50E
廠商型號(hào)

EPF10K50E

參數(shù)屬性

EPF10K50E 封裝/外殼為240-BFQFP;包裝為托盤(pán);類(lèi)別為集成電路(IC)的FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列);產(chǎn)品描述:IC FPGA 189 I/O 240QFP

功能描述

Embedded Programmable Logic Device

封裝外殼

240-BFQFP

文件大小

1.39575 Mbytes

頁(yè)面數(shù)量

100 頁(yè)

生產(chǎn)廠商 Altera Corporation
企業(yè)簡(jiǎn)稱(chēng)

ALTERA阿爾特

中文名稱(chēng)

阿爾特拉公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-3 16:30:00

人工找貨

EPF10K50E價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

EPF10K50E規(guī)格書(shū)詳情

General Description

Altera FLEX 10KE devices are enhanced versions of FLEX 10K devices. Based on reconfigurable CMOS SRAM elements, the FLEX architecture incorporates all features necessary to implement common gate array megafunctions. With up to 200,000 typical gates, FLEX 10KE devices provide the density, speed, and features to integrate entire systems, including multiple 32-bit buses, into a single device.

Features...

■ Embedded programmable logic devices (PLDs), providing system-on-a-programmable-chip (SOPC) integration in a single device

– Enhanced embedded array for implementing megafunctions such as efficient memory and specialized logic functions

– Dual-port capability with up to 16-bit width per embedded array block (EAB)

– Logic array for general logic functions

■ High density

– 30,000 to 200,000 typical gates (see Tables 1 and 2)

– Up to 98,304 RAM bits (4,096 bits per EAB), all of which can be used without reducing logic capacity

■ System-level features

– MultiVoltTM I/O pins can drive or be driven by 2.5-V, 3.3-V, or 5.0-V devices

– Low power consumption

– Bidirectional I/O performance (tSU and tCO) up to 212 MHz

– Fully compliant with the PCI Special Interest Group (PCI SIG) PCI Local Bus Specification, Revision 2.2 for 3.3-V operation at 33 MHz or 66 MHz

– -1 speed grade devices are compliant with PCI Local Bus Specification, Revision 2.2, for 5.0-V operation

– Built-in Joint Test Action Group (JTAG) boundary-scan test (BST) circuitry compliant with IEEE Std. 1149.1-1990, available without consuming additional device logic

– Fabricated on an advanced process and operate with a 2.5-V internal supply voltage

– In-circuit reconfigurability (ICR) via external configuration devices, intelligent controller, or JTAG port

– ClockLockTM and ClockBoostTM options for reduced clock delay/skew and clock multiplication

– Built-in low-skew clock distribution trees

– 100 functional testing of all devices; test vectors or scan chains are not required

– Pull-up on I/O pins before and during configuration

■ Flexible interconnect

– FastTrack? Interconnect continuous routing structure for fast, predictable interconnect delays

– Dedicated carry chain that implements arithmetic functions such as fast adders, counters, and comparators (automatically used by software tools and megafunctions)

– Dedicated cascade chain that implements high-speed, high-fan-in logic functions (automatically used by software tools and megafunctions)

– Tri-state emulation that implements internal tri-state buses

– Up to six global clock signals and four global clear signals

■ Powerful I/O pins

– Individual tri-state output enable control for each pin

– Open-drain option on each I/O pin

– Programmable output slew-rate control to reduce switching noise

– Clamp to VCCIO user-selectable on a pin-by-pin basis

– Supports hot-socketing

■ Software design support and automatic place-and-route provided by Altera’s development systems for Windows-based PCs and Sun SPARCstation, and HP 9000 Series 700/800

■ Flexible package options

– Available in a variety of packages with 144 to 672 pins, including the innovative FineLine BGATM packages (see Tables 3 and 4)

– SameFrameTM pin-out compatibility between FLEX 10KA and FLEX 10KE devices across a range of device densities and pin counts

■ Additional design entry and simulation support provided by EDIF 2 0 0 and 3 0 0 netlist files, library of parameterized modules (LPM), DesignWare components, Verilog HDL, VHDL, and other interfaces to popular EDA tools from manufacturers such as Cadence, Exemplar Logic, Mentor Graphics, OrCAD, Synopsys, Synplicity, VeriBest, and Viewlogic

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    EPF10K50EQC240-1N

  • 制造商:

    Intel

  • 類(lèi)別:

    集成電路(IC) > FPGA(現(xiàn)場(chǎng)可編程門(mén)陣列)

  • 系列:

    FLEX-10KE?

  • 包裝:

    托盤(pán)

  • 電壓 - 供電:

    2.3V ~ 2.7V

  • 安裝類(lèi)型:

    表面貼裝型

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 封裝/外殼:

    240-BFQFP

  • 供應(yīng)商器件封裝:

    240-PQFP(32x32)

  • 描述:

    IC FPGA 189 I/O 240QFP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
ALT
24+
42
詢價(jià)
ALTERA
22+
BGA
2000
原裝正品現(xiàn)貨
詢價(jià)
ALTERA/阿爾特拉
23+
TO-59
8510
原裝正品代理渠道價(jià)格優(yōu)勢(shì)
詢價(jià)
ALTERA
21+
12588
QFP240
詢價(jià)
ALTERA
23+
WSO-18
5000
原裝正品,假一罰十
詢價(jià)
23+
2316
2018
嵌入式FPGA
詢價(jià)
ALTERA
三年內(nèi)
1983
只做原裝正品
詢價(jià)
ALTERA
23+
原廠原包
19960
只做進(jìn)口原裝 終端工廠免費(fèi)送樣
詢價(jià)
ALTERA
2447
BGA
100500
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨
詢價(jià)
最新
2000
原裝正品現(xiàn)貨
詢價(jià)