最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>DSP56321>規(guī)格書詳情

DSP56321中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書

DSP56321
廠商型號(hào)

DSP56321

功能描述

24-Bit Digital Signal Processor

文件大小

1.56393 Mbytes

頁面數(shù)量

84

生產(chǎn)廠商 Freescale Semiconductor, Inc
企業(yè)簡稱

FREESCALE飛思卡爾

中文名稱

飛思卡爾半導(dǎo)體官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-7-18 8:31:00

人工找貨

DSP56321價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

DSP56321規(guī)格書詳情

The Freescale DSP56321, a member of the DSP56300 DSP family, supports networking, security encryption, and home entertainment using a high-performance, single-clock-cycle-per- instruction engine (DSP56000 code compatible), a barrel shifter, 24-bit addressing, an instruction cache, and a direct memory access (DMA) controller (see Figure 1).

The DSP56321 offers 275 million multiply- accumulates per second (MMACS) performance, attaining 550 MMACS when the EFCOP is in use. It operates with an internal 275 MHz clock with a 1.6 volt core and independent 3.3 volt input/output (I/O) power. By operating in parallel with the core, the EFCOP provides overall enhanced performance and signal quality with no impact on channel throughput or total channel support. This device is pin-compatible with the Freescale DSP56303, DSP56L307, DSP56309, and DSP56311.

Features

High-Performance DSP56300 Core

? 275 million multiply-accumulates per second (MMACS) (550 MMACS using the EFCOP in filtering applications) with a 275 MHz clock at 1.6 V core and 3.3 V I/O

? Object code compatible with the DSP56000 core with highly parallel instruction set

? Data arithmetic logic unit (Data ALU) with fully pipelined 24 × 24-bit parallel Multiplier-Accumulator (MAC), 56-bit parallel barrel shifter (fast shift and normalization; bit stream generation and parsing), conditional ALU instructions, and 24-bit or 16-bit arithmetic support under software control

? Program control unit (PCU) with position independent code (PIC) support, addressing modes optimized for DSP applications (including immediate offsets), internal instruction cache controller, internal memory expandable hardware stack, nested hardware DO loops, and fast auto-return interrupts

? Direct memory access (DMA) with six DMA channels supporting internal and external accesses; one-, two-, and three-dimensional transfers (including circular buffering); end-of-block-transfer interrupts; and triggering from interrupt lines and all peripherals

? Phase-lock loop (PLL) allows change of low-power divide factor (DF) without loss of lock and output clock with skew elimination

? Hardware debugging support including on-chip emulation (OnCE) module, Joint Test Action Group (JTAG) test access port (TAP)

Enhanced Filter Coprocessor (EFCOP)

? Internal 24 × 24-bit filtering and echo-cancellation coprocessor that runs in parallel to the DSP core

? Operation at the same frequency as the core (up to 275 MHz)

? Support for a variety of filter modes, some of which are optimized for cellular base station applications:

? Real finite impulse response (FIR) with real taps

? Complex FIR with complex taps

? Complex FIR generating pure real or pure imaginary outputs alternately

? A 4-bit decimation factor in FIR filters, thus providing a decimation ratio up to 16

? Direct form 1 (DFI) Infinite Impulse Response (IIR) filter

? Direct form 2 (DFII) IIR filter

? Four scaling factors (1, 4, 8, 16) for IIR output

? Adaptive FIR filter with true least mean square (LMS) coefficient updates

? Adaptive FIR filter with delayed LMS coefficient updates

Internal Peripherals

? Enhanced 8-bit parallel host interface (HI08) supports a variety of buses (for example, ISA) and provides glueless connection to a number of industry-standard microcomputers, microprocessors, and DSPs

? Two enhanced synchronous serial interfaces (ESSI), each with one receiver and three transmitters (allows six-channel home theater)

? Serial communications interface (SCI) with baud rate generator

? Triple timer module

? Up to 34 programmable general-purpose input/output (GPIO) pins, depending on which peripherals are enabled

產(chǎn)品屬性

  • 型號(hào):

    DSP56321

  • 制造商:

    FREESCALE

  • 制造商全稱:

    Freescale Semiconductor, Inc

  • 功能描述:

    24-Bit Digital Signal Processor

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
FREESCALE
17+
BGA
6200
100%原裝正品現(xiàn)貨
詢價(jià)
24+
BGA
110
大批量供應(yīng)優(yōu)勢(shì)庫存熱賣
詢價(jià)
FREESCALE
16+
QFP
4000
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)!
詢價(jià)
FREESCA
2020+
BGA
8
百分百原裝正品 真實(shí)公司現(xiàn)貨庫存 本公司只做原裝 可
詢價(jià)
Freescale(飛思卡爾)
2022+
60000
原廠原裝,假一罰十
詢價(jià)
恩XP
21+
697-BFBGA,FCBGA
500
進(jìn)口原裝!長期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠信經(jīng)營
詢價(jià)
TI
2013
QFP
1000
全新
詢價(jià)
FREESCA
BGAQFP
6688
15
現(xiàn)貨庫存
詢價(jià)
恩XP
24+
NA
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
MOTOROLA/摩托羅拉
23+
NA
104
電子元器件供應(yīng)原裝現(xiàn)貨. 優(yōu)質(zhì)獨(dú)立分銷。原廠核心渠道
詢價(jià)