首頁>CYP15G0402DX-BGC>規(guī)格書詳情
CYP15G0402DX-BGC中文資料賽普拉斯數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CYP15G0401DXB
- CYP15G0401DXB-BGC
- CYP15G0401DXB-BGI
- CYP15G0402DX
- CYP15G0401RB-BGC
- CYP15G0401RB-BGXI
- CYP15G0402DXB-BGC
- CYP15G0401RB-BGXC
- CYP15G0401DXB-BGXC
- CYP15G0401DXB-BGI
- CYP15G0402DXB-BGXI
- CYP15G0401DXB
- CYP15G0401TB-BGC
- CYP15G0402DXB
- CYP15G0401TB-BGXI
- CYP15G0402DXB-BGXC
- CYP15G0401RB
- CYP15G0401RB-BGI
CYP15G0402DX-BGC規(guī)格書詳情
Functional Description
The CYP15G0402DX Quad HOTLinkII? SERDES is a point-to-point communications building block allowing the transfer of pre-encoded data over high-speed serial links (optical fiber, balanced, and unbalanced copper transmission lines) at speeds ranging from 200 to 1500 MBaud per serial link.
Each transmit channel accepts pre-encoded 10-bit transmission characters in an input register, serializes each character, and drives it out a PECL-compatible differential line driver. Each receive channel accepts a serial data stream at a differential line receiver, deserializes the stream into 10-bit characters, frames these characters to the proper 10-bit character boundaries, and this data becomes register outputs with a recovered character clock. Figure 1 illustrates typical connections between independent systems and a CYP15G0402DX.
As a second-generation HOTLink device, the CYP15G0402DX extends the HOTLink family to faster data rates, while maintaining serial link compatibility with other HOTLink devices.
特性 Features
? Second generation HOTLink? technology
? Fibre-Channel and Gigabit-Ethernet-compliant
? 10-bit unencoded data transport
— Aggregate throughput of 12 GB/s
? Selectable parity check/generate
? Four independently controlled 10-bit channels
? Selectable input clocking options
? User selectable framing character
— +Comma, ±comma, or full K28.5 detect
— Single or multicharacter framer for character alignment
— Low-latency option
? Synchronous parallel input interface
— User-configurable threshold level
— Compatible with LVTTL, LVCMOS, LVTTL
? Synchronous parallel output interface
— Compatible with LVTTL, LVCMOS, LVTTL
? 200-to-1500 MBaud serial signaling rate
? Internal PLLs with no external PLL components
— Separate clock and data-recovery PLL per channel
— Common transmit clock multiplier PLL
? Differential PECL-compatible serial inputs
? Differential PECL-compatible serial outputs
— Source matched for 50? transmission lines
— No external resistors required
— Adjustable amplitude for 100? or 150? balanced loads
? Compatible with fiber-optic modules and copper cables
? JTAG boundary scan
? Built-in self-test (BIST) for at-speed link testing
? Per-channel Link Quality Indicator
— Analog signal detect
— Digital signal detect
? Low-power 3W typical
? 256-ball BGA
? 0.25μ BiCMOS technology
產品屬性
- 型號:
CYP15G0402DX-BGC
- 制造商:
CYPRESS
- 制造商全稱:
Cypress Semiconductor
- 功能描述:
Quad HOTLinkII SERDES
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
CYPRESS |
22+ |
BGA |
8000 |
原裝正品支持實單 |
詢價 | ||
Cypress |
25+ |
SOP/QFP |
3200 |
全新原裝、誠信經營、公司現(xiàn)貨銷售! |
詢價 | ||
CYPRESS |
24+ |
BGA |
315 |
詢價 | |||
CYPRESS/賽普拉斯 |
22+ |
BGA |
17500 |
原裝正品 |
詢價 | ||
CYPRESS/賽普拉斯 |
2447 |
BGA256 |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
Cypress Semiconductor Corp |
23+ |
256-BGA27x27 |
7300 |
專注配單,只做原裝進口現(xiàn)貨 |
詢價 | ||
CYPRESS SEMICONDUCTOR |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國著名電子元器件獨立分銷 |
詢價 | ||
CYPRESS |
23+ |
BGA256 |
12800 |
公司只有原裝 歡迎來電咨詢。 |
詢價 | ||
CYPRESS |
16+ |
BGA |
34 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
CYP |
24+ |
N/A |
5650 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強勢庫存! |
詢價 |