首頁(yè)>CY8C5487PVI-069>規(guī)格書(shū)詳情
CY8C5487PVI-069中文資料賽普拉斯數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
CY8C5487PVI-069 |
功能描述 | Programmable System-on-Chip (PSoC) |
文件大小 |
3.01488 Mbytes |
頁(yè)面數(shù)量 |
93 頁(yè) |
生產(chǎn)廠商 | CypressSemiconductor |
企業(yè)簡(jiǎn)稱 |
CYPRESS【賽普拉斯】 |
中文名稱 | 賽普拉斯半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-8-4 19:00:00 |
人工找貨 | CY8C5487PVI-069價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
相關(guān)芯片規(guī)格書(shū)
更多CY8C5487PVI-069規(guī)格書(shū)詳情
General Description
With its unique array of configurable blocks, PSoC?5 is a true system level solution providing MCU, memory, analog, and digital peripheral functions in a single chip. The CY8C54 family offers a modern method of signal acquisition, signal processing, and control with high accuracy, high bandwidth, and high flexibility. Analog capability spans the range from thermocouples (near DC voltages) to ultrasonic signals. The CY8C54 family can handle dozens of data acquisition channels and analog inputs on every GPIO pin. The CY8C54 family is also a high performance configurable digital system with some part numbers including interfaces such as USB, multi-master I2C, and CAN. In addition to communication interfaces, the CY8C54 family has an easy to configure logic array, flexible routing to all I/O pins, and a high performance 32-bit ARM? Cortex?-M3 microprocessor core. Designers can easily create system level designs using a rich library of prebuilt components and boolean primitives using PSoC? Creator?, a hierarchical schematic design entry tool. The CY8C54 family provides unparalleled opportunities for analog and digital bill of materials integration while easily accommodating last minute design changes through simple firmware updates.
特性 Features
■ 32-bit ARM Cortex-M3 CPU core
□ DC to 80 MHz operation
□ Flash program memory, up to 256 KB, 100,000 write cycles, 20 year retention, multiple security features
□ Up to 64 KB SRAM memory
□ 2 KB EEPROM memory, 1 million cycles, 20 years retention
□ 24 channel DMA with multilayer AHB bus access
? Programmable chained descriptors and priorities
? High bandwidth 32-bit transfer support
■ Low voltage, ultra low power
□ Wide operating voltage range: 0.5V to 5.5V
□ High efficiency boost regulator from 0.5V input to 1.8V to 5.0V output
□ 2 mA at 6 MHz
□ Low power modes including:
? 300 nA hibernate mode with RAM retention and LVD
? 2 μA sleep mode with real time clock and low voltage reset
■ Versatile I/O system
□ 28 to 72 I/O (62 GPIO, 8 SIO, 2 USBIO[1])
□ Any GPIO to any digital or analog peripheral routability
□ LCD direct drive from any GPIO, up to 46x16 segments[1]
□ 1.2V to 5.5V I/O interface voltages, up to 4 domains
□ Maskable, independent IRQ on any pin or port
□ Schmitt trigger TTL inputs
□ All GPIO configurable as open drain high/low, pull up/down, High-Z, or strong output
□ Configurable GPIO pin state at power on reset (POR)
□ 25 mA sink on SIO
■ Digital peripherals
□ 20 to 24 programmable PLD based Universal Digital Blocks
□ Full CAN 2.0b 16 RX, 8 TX buffers[1]
□ Full-Speed (FS) USB 2.0 12 Mbps using internal oscillator[1]
□ Four 16-bit configurable timer, counter, and PWM blocks
□ Library of standard peripherals
? 8, 16, 24, and 32-bit timers, counters, and PWMs
? SPI, UART, I2C
? Many others available in catalog
□ Library of advanced peripherals
? Cyclic Redundancy Check (CRC)
? Pseudo Random Sequence (PRS) generator
? LIN Bus 2.0
? Quadrature decoder
■ Analog peripherals (1.71V ≤ Vdda ≤ 5.5V)
□ 1.024V±0.1 internal voltage reference across -40°C to +85°C (14 ppm/°C)
□ Two SAR ADCs, each 12-bit at 1 Msps[1]
□ 80 MHz, 24-bit fixed point digital filter block (DFB) to implement FIR and IIR filters[1]
□ Four 8-bit 8 Msps IDACs or 1 Msps VDACs
□ Four comparators with 75 ns response time
□ Four uncommitted opamps with 25 mA drive capability
□ Four configurable multifunction analog blocks. Example configurations are PGA, TIA. Mixer and Sample and hold
■ Programming, debug, and trace
□ JTAG (4 wire), Serial Wire Debug (SWD) (2 wire), Single Wire Viewer (SWV), and TRACEPORT interfaces
□ Cortex-M3 Flash Patch and Breakpoint (FPB) block
□ Cortex-M3 Embedded Trace Macrocell? (ETM?) generates an instruction trace stream.
□ Cortex-M3 Data Watchpoint and Trace (DWT) generates data trace information
□ Cortex-M3 Instrumentation Trace Macrocell (ITM) can be used for printf-style debugging
□ DWT, ETM, and ITM blocks communicate with off-chip debug and trace systems via the SWV or TRACEPORT
□ Bootloader programming supportable through I2C, SPI, UART, USB, and other interfaces
■ Precision, programmable clocking
□ 1 to 72 MHz internal ±1 oscillator (over full temperature and voltage range) with PLL
□ 4 to 33 MHz crystal oscillator for crystal PPM accuracy
□ Internal PLL clock generation up to 80 MHz
□ 32.768 kHz watch crystal oscillator
□ Low power internal oscillator at 1 kHz, 100 kHz
■ Temperature and packaging
□ -40°C to +85°C degrees industrial temperature
□ 48-pin SSOP, 68-pin QFN, and 100-pin TQFP package options
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Cypress/賽普拉斯 |
24+ |
TQFP-100 |
1268 |
全新原廠原裝,進(jìn)口正品現(xiàn)貨,正規(guī)渠道可含稅?。?/div> |
詢價(jià) | ||
Infineon |
23+ |
PG-TQFP-100 |
15500 |
英飛凌優(yōu)勢(shì)渠道全系列在售 |
詢價(jià) | ||
Cypress Semiconductor Corp |
23+ |
100-LQFP |
11200 |
主營(yíng):汽車電子,停產(chǎn)物料,軍工IC |
詢價(jià) | ||
CypressSemiconductorCorp |
19+ |
68000 |
原裝正品價(jià)格優(yōu)勢(shì) |
詢價(jià) | |||
Cypress Semiconductor Corp |
25+ |
100-LQFP |
9350 |
獨(dú)立分銷商 公司只做原裝 誠(chéng)心經(jīng)營(yíng) 免費(fèi)試樣正品保證 |
詢價(jià) | ||
CYPRESS(賽普拉斯) |
24+ |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!! |
詢價(jià) | |||
Infineon/英飛凌 |
25+ |
原廠封裝 |
10280 |
原廠授權(quán)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
Cypress |
QQ咨詢 |
100-LQFP |
10000 |
原裝正品/微控制器元件授權(quán)代理直銷! |
詢價(jià) | ||
Cypress |
100-LQFP |
3260 |
Cypress一級(jí)分銷,原裝原盒原包裝! |
詢價(jià) | |||
Cypress Semiconductor Corp |
21+ |
49-DSBGA(2.8x2.8) |
3860 |
進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng) |
詢價(jià) |