最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CY7C2562XV18-366BZXC>規(guī)格書詳情

CY7C2562XV18-366BZXC集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料

CY7C2562XV18-366BZXC
廠商型號(hào)

CY7C2562XV18-366BZXC

參數(shù)屬性

CY7C2562XV18-366BZXC 封裝/外殼為165-LBGA;包裝為托盤;類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 72MBIT PARALLEL 165FBGA

功能描述

72-Mbit QDR? II Xtreme SRAM 2-Word Burst Architecture (2.5 Cycle Read Latency) with ODT

封裝外殼

165-LBGA

文件大小

406.03 Kbytes

頁(yè)面數(shù)量

27 頁(yè)

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡(jiǎn)稱

CYPRESS賽普拉斯

中文名稱

賽普拉斯半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-7-18 22:59:00

人工找貨

CY7C2562XV18-366BZXC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C2562XV18-366BZXC規(guī)格書詳情

Functional Description

The CY7C2562XV18 and CY7C2564XV18 are 1.8 V Synchronous Pipelined SRAMs, equipped with QDR?-II+ architecture. Similar to QDR II architecture, QDR II+ architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II+ architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common devices.

Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 450 MHz clock for high bandwidth

■ 2-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces on both read and write ports (data transferred at 900 MHz) at 450 MHz

■ Available in 2.5 clock cycle latency

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Data valid pin (QVLD) to indicate valid data on the output

■ On-Die Termination (ODT) feature

? Supported for D[x:0], BWS[x:0], and K/K inputs

■ Single multiplexed address input bus latches address inputs for both read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ QDR?-II+ Xtreme operates with 2.5 cycle read latency when DOFF is asserted HIGH

■ Operates similar to QDR I device with 1 cycle read latency when DOFF is asserted LOW

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V ± 0.1 V; VDDQ = 1.4 V to 1.6 V

? Supports 1.5 V I/O supply

■ HSTL inputs and variable drive HSTL output buffers

■ Available in 165-ball FBGA package (13 × 15 × 1.4 mm)

■ CY7C2564XV18 offered in both Pb-free and non Pb-free packages and CY7C2562XV18 offered in Pb-free package only.

■ JTAG 1149.1 compatible test access port

■ Phase-locked loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C2562XV18-366BZXC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    托盤

  • 存儲(chǔ)器類型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II+

  • 存儲(chǔ)容量:

    72Mb(4M x 18)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(13x15)

  • 描述:

    IC SRAM 72MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS(賽普拉斯)
24+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CYPRESS
2018+
LBGA-165
6528
科恒偉業(yè)!承若只做進(jìn)口原裝正品假一賠十!1581728776
詢價(jià)
CYPRESS/賽普拉斯
23+
BGA
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價(jià)
INFINEON/英飛凌
23+
PG-BGA-165
28611
為終端用戶提供優(yōu)質(zhì)元器件
詢價(jià)
CYPRESS
23+
NA
1221
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開發(fā)樣品
詢價(jià)
CYPRESS
1513
FBGA165
404
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
CYPRESS
21+
FBGA165
404
原裝現(xiàn)貨假一賠十
詢價(jià)
Cypress Semiconductor Corp
23+
165-FBGA13x15
7300
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
CYPRESS/賽普拉斯
QQ咨詢
DIP
63
全新原裝 研究所指定供貨商
詢價(jià)
Cypress
165-FBGA
3200
Cypress一級(jí)分銷,原裝原盒原包裝!
詢價(jià)