最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1911BV18>規(guī)格書詳情

CY7C1911BV18中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1911BV18
廠商型號

CY7C1911BV18

功能描述

18-Mbit QDR-II SRAM 4-Word Burst Architecture

文件大小

259.029 Kbytes

頁面數(shù)量

23

生產(chǎn)廠商 CypressSemiconductor
企業(yè)簡稱

CYPRESS賽普拉斯

中文名稱

賽普拉斯半導體公司官網(wǎng)

原廠標識
CYPRESS
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-5 14:05:00

人工找貨

CY7C1911BV18價格和庫存,歡迎聯(lián)系客服免費人工找貨

CY7C1911BV18規(guī)格書詳情

Functional Description

The CY7C1311BV18, CY7C1911BV18, CY7C1313BV18, and CY7C1315BV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR?-II architecture. QDR-II architecture consists of two separate ports to access the memory array. The Read port has dedicated Data Outputs to support Read operations and the Write port has dedicated Data Inputs to support Write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turn-around” the data bus required with common I/O devices.

特性 Features

? Separate Independent Read and Write data ports

— Supports concurrent transactions

? 300-MHz clock for high bandwidth

? 4-Word Burst for reducing address bus frequency

? Double Data Rate (DDR) interfaces on both Read and Write ports (data transferred at 600 MHz) at 300 MHz

? Two input clocks (K and K) for precise DDR timing

— SRAM uses rising edges only

? Two input clocks for output data (C and C) to minimize clock-skew and flight-time mismatches

? Echo clocks (CQ and CQ) simplify data capture in high-speed systems

? Single multiplexed address input bus latches address inputs for both Read and Write ports

? Separate Port Selects for depth expansion

? Synchronous internally self-timed writes

? Available in x 8, x 9, x 18, and x 36 configurations

? Full data coherency providing most current data

? Core VDD = 1.8 (±0.1V); I/O VDDQ = 1.4V to VDD

? Available in 165-ball FBGA package (13 x 15 x 1.4 mm)

? Offered in both lead-free and non-lead free packages

? Variable drive HSTL output buffers

? JTAG 1149.1 compatible test access port

? Delay Lock Loop (DLL) for accurate data placement

供應商 型號 品牌 批號 封裝 庫存 備注 價格
Cypress
165-FBGA
4600
Cypress一級分銷,原裝原盒原包裝!
詢價
CYPRESS
23+
BGA
8560
受權代理!全新原裝現(xiàn)貨特價熱賣!
詢價
Cypress
22+
165FBGA (13x15)
9000
原廠渠道,現(xiàn)貨配單
詢價
CYPRESS
23+
BGAQFP
8659
原裝公司現(xiàn)貨!原裝正品價格優(yōu)勢.
詢價
CYPRESS/賽普拉斯
24+
BGA272
6618
公司現(xiàn)貨庫存,支持實單
詢價
CYPRESS/賽普拉斯
2023+
BGA
8635
一級代理優(yōu)勢現(xiàn)貨,全新正品直營店
詢價
CYPRESS/賽普拉斯
24+
NA/
3369
原裝現(xiàn)貨,當天可交貨,原型號開票
詢價
CYPRESS(賽普拉斯)
24+
LBGA165
7350
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!!
詢價
Cypress Semiconductor Corp
21+
48-LFBGA
5280
進口原裝!長期供應!絕對優(yōu)勢價格(誠信經(jīng)營
詢價
CYPRESS
BGAQFP
6688
15
現(xiàn)貨庫存
詢價