最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁(yè)>CY7C1618KV18-300BZXC>規(guī)格書詳情

CY7C1618KV18-300BZXC集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料

CY7C1618KV18-300BZXC
廠商型號(hào)

CY7C1618KV18-300BZXC

參數(shù)屬性

CY7C1618KV18-300BZXC 封裝/外殼為165-LBGA;包裝為卷帶(TR);類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 144MBIT PARALLEL 165FBGA

功能描述

144-Mbit DDR II SRAM Two-Word Burst Architecture

封裝外殼

165-LBGA

文件大小

753 Kbytes

頁(yè)面數(shù)量

32 頁(yè)

生產(chǎn)廠商

CYPRESS CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-8 23:16:00

人工找貨

CY7C1618KV18-300BZXC價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1618KV18-300BZXC規(guī)格書詳情

Functional Description

The CY7C1618KV18, and CY7C1620KV18 are 1.8-V synchronous pipelined SRAM equipped with DDR II architecture. The DDR II consists of an SRAM core with advanced synchronous peripheral circuitry and a 1-bit burst counter. Addresses for read and write are latched on alternate rising edges of the input (K) clock. Write data is registered on the rising edges of both K and K. Read data is driven on the rising edges of C and C if provided, or on the rising edge of K and K if C/C are not provided. On CY7C1618KV18 and CY7C1620KV18, the burst counter takes in the least significant bit of the external address and bursts two 18-bit words in the case of CY7C1618KV18 and two 36-bit words in the case of CY7C1620KV18 sequentially into or out of the device.

特性 Features

■ 144-Mbit density (8M × 18, 4M × 36)

■ 333 MHz clock for high bandwidth

■ Two-word burst for reducing address bus frequency

■ Double data rate (DDR) interfaces (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high-speed systems

■ Synchronous internally self-timed writes

■ DDR II operates with 1.5-cycle read latency when DOFF is asserted high

■ Operates similar to DDR I device with one cycle read latency when DOFF is asserted low

■ 1.8-V core power supply with high-speed transceiver logic (HSTL) inputs and outputs

■ Variable drive HSTL output buffers

■ Expanded HSTL output voltage (1.4 V–VDD)

? Supports both 1.5-V and 1.8-V I/O supply

■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)

■ Offered in Pb-free packages

■ JTAG 1149.1 compatible test access port

■ Phase locked loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1618KV18-300BZXC

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    卷帶(TR)

  • 存儲(chǔ)器類型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲(chǔ)容量:

    144Mb(4M x 36)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    0°C ~ 70°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(15x17)

  • 描述:

    IC SRAM 144MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
CYPRESS/賽普拉斯
24+
PLCC
8336
公司現(xiàn)貨庫(kù)存,支持實(shí)單
詢價(jià)
CYPRESS(賽普拉斯)
24+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CYPRESS/賽普拉斯
24+
NA/
46
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
CYPRESS/賽普拉斯
25+
BGA
10
原裝正品,假一罰十!
詢價(jià)
CYPRESS
23+
NA
1221
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開(kāi)發(fā)樣品
詢價(jià)
CYPRESS
2016+
FBGA165
3526
假一罰十進(jìn)口原裝現(xiàn)貨原盤原標(biāo)!
詢價(jià)
INFINEON/英飛凌
23+
PG-BGA-165
28611
為終端用戶提供優(yōu)質(zhì)元器件
詢價(jià)
Cypress Semiconductor Corp
23+
165-FBGA15x17
7300
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
CYPRESS/賽普拉斯
23+
FBGA165
10000
原廠授權(quán)一級(jí)代理,專業(yè)海外優(yōu)勢(shì)訂貨,價(jià)格優(yōu)勢(shì)、品種
詢價(jià)
22+
5000
詢價(jià)