最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1615KV18>規(guī)格書詳情

CY7C1615KV18集成電路(IC)的存儲(chǔ)器規(guī)格書PDF中文資料

CY7C1615KV18
廠商型號(hào)

CY7C1615KV18

參數(shù)屬性

CY7C1615KV18 封裝/外殼為165-LBGA;包裝為托盤;類別為集成電路(IC)的存儲(chǔ)器;產(chǎn)品描述:IC SRAM 144MBIT PARALLEL 165FBGA

功能描述

144-Mbit QDR? II SRAM Four-Word Burst Architecture

封裝外殼

165-LBGA

文件大小

867.5 Kbytes

頁面數(shù)量

32

生產(chǎn)廠商

CYPRESS CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導(dǎo)體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-8-8 23:00:00

人工找貨

CY7C1615KV18價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

CY7C1615KV18規(guī)格書詳情

Functional Description

The CY7C1613KV18, and CY7C1615KV18 are 1.8-V synchronous pipelined SRAMs, equipped with QDR? II architecture. QDR II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR II architecture has separate data inputs and data outputs to completely eliminate the need to “turn around” the data bus that exists with common I/O devices.

特性 Features

■ Separate independent read and write data ports

? Supports concurrent transactions

■ 333 MHz clock for high bandwidth

■ Four-word burst for reducing address bus frequency

■ Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 666 MHz) at 333 MHz

■ Two input clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches

■ Echo clocks (CQ and CQ) simplify data capture in high speed systems

■ Single multiplexed address input bus latches address inputs for read and write ports

■ Separate port selects for depth expansion

■ Synchronous internally self-timed writes

■ Quad data rate (QDR?) II operates with 1.5-cycle read latency when DOFF is asserted high

■ Operates similar to a QDR I device with one-cycle read latency when DOFF is asserted low

■ Available in × 18, and × 36 configurations

■ Full data coherency, providing most current data

■ Core VDD = 1.8 V (±0.1 V); I/O VDDQ = 1.4 V to VDD

? Supports both 1.5 V and 1.8 V I/O supply

■ Available in 165-ball fine-pitch ball grid array (FBGA) package (15 × 17 × 1.4 mm)

■ Offered in both Pb-free and non Pb-free packages

■ Variable drive high-speed transceiver logic (HSTL) output buffers

■ JTAG 1149.1 compatible test access port (TAP)

■ Phase Locked Loop (PLL) for accurate data placement

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    CY7C1615KV18-300BZXI

  • 制造商:

    Cypress Semiconductor Corp

  • 類別:

    集成電路(IC) > 存儲(chǔ)器

  • 包裝:

    托盤

  • 存儲(chǔ)器類型:

    易失

  • 存儲(chǔ)器格式:

    SRAM

  • 技術(shù):

    SRAM - 同步,QDR II

  • 存儲(chǔ)容量:

    144Mb(4M x 36)

  • 存儲(chǔ)器接口:

    并聯(lián)

  • 電壓 - 供電:

    1.7V ~ 1.9V

  • 工作溫度:

    -40°C ~ 85°C(TA)

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    165-LBGA

  • 供應(yīng)商器件封裝:

    165-FBGA(15x17)

  • 描述:

    IC SRAM 144MBIT PARALLEL 165FBGA

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
CYPRESS(賽普拉斯)
24+
LBGA165
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費(fèi)送樣,原廠技術(shù)支持!!!
詢價(jià)
CYPRESS/賽普拉斯
25+
65248
百分百原裝現(xiàn)貨 實(shí)單必成
詢價(jià)
CYPRESS
23+
NA
1221
專業(yè)電子元器件供應(yīng)鏈正邁科技特價(jià)代理特價(jià),原裝元器件供應(yīng),支持開發(fā)樣品
詢價(jià)
Cypress Semiconductor/賽普拉斯
兩年內(nèi)
NA
105
實(shí)單價(jià)格可談
詢價(jià)
CYPRESS/賽普拉斯
20+
FBGA-165
1050
詢價(jià)
INFINEON/英飛凌
23+
PG-BGA-165
28611
為終端用戶提供優(yōu)質(zhì)元器件
詢價(jià)
Cypress Semiconductor Corp
23+
165-FBGA15x17
7300
專注配單,只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
CypressSemiconductorCorp
19+
68000
原裝正品價(jià)格優(yōu)勢
詢價(jià)
CYPRESS/賽普拉斯
24+
FBGA-165
39900
只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
CYPRESSSEMICONDUCTORCORP
23+
165-FBGA
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價(jià)