最新无码a∨在线观看,一本av高清一区二区三区,亚洲熟妇色l20p,宅男噜噜69av,中出あ人妻熟女中文字幕

首頁>CY7C1510KV18-333BZI>規(guī)格書詳情

CY7C1510KV18-333BZI中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書

CY7C1510KV18-333BZI
廠商型號

CY7C1510KV18-333BZI

功能描述

72-Mbit QDR-II SRAM 2-Word Burst Architecture

文件大小

814.94 Kbytes

頁面數(shù)量

30

生產(chǎn)廠商

CYPRESS CypressSemiconductor

中文名稱

賽普拉斯 賽普拉斯半導體公司

網(wǎng)址

網(wǎng)址

數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-8-13 23:00:00

人工找貨

CY7C1510KV18-333BZI價格和庫存,歡迎聯(lián)系客服免費人工找貨

CY7C1510KV18-333BZI規(guī)格書詳情

Functional Description

The CY7C1510KV18, CY7C1525KV18, CY7C1512KV18, and CY7C1514KV18 are 1.8V Synchronous Pipelined SRAMs, equipped with QDR-II architecture. QDR-II architecture consists of two separate ports: the read port and the write port to access the memory array. The read port has dedicated data outputs to support read operations and the write port has dedicated data inputs to support write operations. QDR-II architecture has separate data inputs and data outputs to completely eliminate the need to “turnaround” the data bus that exists with common I/O devices.

特性 Features

■ Separate Independent Read and Write Data Ports

? Supports concurrent transactions

■ 333 MHz Clock for High Bandwidth

■ 2-word Burst on all Accesses

■ Double Data Rate (DDR) Interfaces on both Read and Write Ports (data transferred at 666 MHz) at 333 MHz

■ Two Input Clocks (K and K) for precise DDR timing

? SRAM uses rising edges only

■ Two Input Clocks for Output Data (C and C) to minimize Clock Skew and Flight Time mismatches

■ Echo Clocks (CQ and CQ) simplify Data Capture in High Speed Systems

■ Single Multiplexed Address Input bus latches Address Inputs for both Read and Write Ports

■ Separate Port Selects for Depth Expansion

■ Synchronous internally Self-timed Writes

■ QDR?-II operates with 1.5 Cycle Read Latency when DOFF is asserted HIGH

■ Operates similar to QDR-I Device with 1 Cycle Read Latency when DOFF is asserted LOW

■ Available in x8, x9, x18, and x36 Configurations

■ Full Data Coherency, providing Most Current Data

■ Core VDD = 1.8V (±0.1V); IO VDDQ = 1.4V to VDD

? Supports both 1.5V and 1.8V IO supply

■ Available in 165-ball FBGA Package (13 x 15 x 1.4 mm)

■ Offered in both Pb-free and non Pb-free Packages

■ Variable Drive HSTL Output Buffers

■ JTAG 1149.1 Compatible Test Access Port

■ Phase Locked Loop (PLL) for Accurate Data Placement

供應商 型號 品牌 批號 封裝 庫存 備注 價格
CYPRESS(賽普拉斯)
24+
7350
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術支持!!!
詢價
CY
2138+
BGA
8960
專營BGA,QFP原裝現(xiàn)貨,假一賠十
詢價
CYPRESS
23+
SO-32
9526
詢價
CYPRESS
24+
SOP
2987
只售原裝自家現(xiàn)貨!誠信經(jīng)營!歡迎來電!
詢價
23+
原廠正規(guī)渠道
5000
專注配單,只做原裝進口現(xiàn)貨
詢價
CYPRESS
22+
SOP
8000
原裝正品支持實單
詢價
Cypress
25+
25000
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票!
詢價
CYPRESS
24+
SOP
189
詢價
CYPRESS/賽普拉斯
23+
SOP
10000
原廠授權一級代理,專業(yè)海外優(yōu)勢訂貨,價格優(yōu)勢、品種
詢價
Cypress
SO-32
4200
Cypress一級分銷,原裝原盒原包裝!
詢價