首頁>CY7C1482BV33-167BZC>規(guī)格書詳情
CY7C1482BV33-167BZC中文資料賽普拉斯數(shù)據(jù)手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- CY7C1482BV25-167BZC
- CY7C1482BV25-200BZXC
- CY7C1482BV25-200AXI
- CY7C1482BV25-200BZI
- CY7C1482BV25-167AXC
- CY7C1482BV25-200BZXI
- CY7C1482BV25-250AXC
- CY7C1482BV25-250AXI
- CY7C1482BV25-250BZXI
- CY7C1482BV25-167BZXI
- CY7C1482BV25-167BZI
- CY7C1482BV25
- CY7C1482BV25-200AXC
- CY7C1482BV25-250BZC
- CY7C1482BV25-250BZXC
- CY7C1482BV25-250BZI
- CY7C148-25PC
- CY7C1482BV33
CY7C1482BV33-167BZC規(guī)格書詳情
特性 Features
■ Supports bus operation up to 250 MHz
■ Available speed grades are 250, 200, and 167 MHz
■ Registered inputs and outputs for pipelined operation
■ 3.3 V core power supply
■ 2.5 V/3.3 V I/O operation
■ Fast clock-to-output times
? 3.0 ns (for 250 MHz device)
■ Provide high performance 3-1-1-1 access rate
■ User selectable burst counter supporting Intel? Pentium? interleaved or linear burst sequences
■ Separate processor and controller address strobes
■ Synchronous self timed writes
■ Asynchronous output enable
■ Single cycle chip deselect
■ CY7C1480BV33, CY7C1482BV33 available in JEDEC standard Pb-free 100-pin thin quad flat pack (TQFP), Pb-free and non Pb-free 165-ball fine-pitch ball grid array (FBGA) package. CY7C1486BV33 available in Pb-free and non-Pb-free 209-ball FBGA package
■ IEEE 1149.1 JTAG-compatible boundary scan
■ “ZZ” sleep mode option
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Cypress(賽普拉斯) |
24+ |
NA/ |
8735 |
原廠直銷,現(xiàn)貨供應,賬期支持! |
詢價 | ||
CYPRESS/賽普拉斯 |
25+ |
CDIP18 |
75 |
原裝正品,假一罰十! |
詢價 | ||
CYPRESS/賽普拉斯 |
2023+ |
FBGA-165 |
1050 |
十五年行業(yè)誠信經(jīng)營,專注全新正品 |
詢價 | ||
CYPRESS/賽普拉斯 |
20+ |
FBGA-165 |
1050 |
詢價 | |||
Cypress(賽普拉斯) |
21+ |
FBGA-165 |
30000 |
只做原裝,質(zhì)量保證 |
詢價 | ||
CY |
24+ |
DIP-18 |
90 |
詢價 | |||
CYPRESS |
18+ |
TQFP-100 |
1000 |
原裝正品 |
詢價 | ||
Cypress(賽普拉斯) |
24+ |
N/A |
9860 |
原裝正品現(xiàn)貨支持實單 |
詢價 | ||
CYPRESS |
20+ |
PDIP18 |
35830 |
原裝優(yōu)勢主營型號-可開原型號增稅票 |
詢價 | ||
CY |
23+ |
DIP-18 |
37388 |
公司原裝現(xiàn)貨!主營品牌!可含稅歡迎查詢 |
詢價 |